UARTx_C4 field descriptions (continued)
Field
Description
5
M10
10-bit Mode select
The M10 bit causes a tenth bit to be part of the serial transmission. This bit should only be changed when
the transmitter and receiver are both disabled.
0
Receiver and transmitter use 8-bit or 9-bit data characters.
1
Receiver and transmitter use 10-bit data characters.
OSR
Over Sampling Ratio
This field configures the oversampling ratio for the receiver between 4x (00011) and 32x (11111). Writing
an invalid oversampling ratio will default to an oversampling ratio of 16 (01111). This field should only be
changed when the transmitter and receiver are both disabled.
31.2.12 UART Control Register 5 (UARTx_C5)
Address: 4006_A000h base + Bh offset = 4006_A00Bh
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
0
0
0
0
0
0
0
0
UARTx_C5 field descriptions
Field
Description
7–2
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
1
BOTHEDGE
Both Edge Sampling
Enables sampling of the received data on both edges of the baud rate clock, effectively doubling the
number of times the receiver samples the input data for a given oversampling ratio. This bit must be set for
oversampling ratios between x4 and x7 and is optional for higher oversampling ratios. This bit should only
be changed when the receiver is disabled.
0
Receiver samples input data using the rising edge of the baud rate clock.
1
Receiver samples input data using the rising and falling edge of the baud rate clock.
0
RESYNCDIS
Resynchronization Disable
When set, disables the resynchronization of the received data word when a data one followed by data
zero transition is detected. This bit should only be changed when the receiver is disabled.
0
Resynchronization during received data word is supported
1
Resynchronization during received data word is disabled
Chapter 31 Universal Asynchronous Receiver/Transmitter (UART0)
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
Freescale Semiconductor, Inc.
511