MCF52110 ColdFire® Integrated Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
23-1
Preliminary
Chapter 23
UART Modules
23.1
Introduction
This chapter describes the use of the three universal asynchronous receiver/transmitters (UARTs) and
includes programming examples.
NOTE
The designation
n
appears throughout this section to refer to registers or
signals associated with one of the three identical UART modules: UART0,
UART1, or UART2.
23.1.1
Overview
The internal bus clock can clock each of the three independent UARTs, eliminating the need for an external
UART clock. As
shows, each UART module interfaces directly to the CPU and consists of:
•
Serial communication channel
•
Programmable clock generation
•
Interrupt control logic and DMA request logic
•
Internal channel control logic
Figure 23-1. UART Block Diagram
Serial
Interrupt Control
Logic
Internal Channel
Control Logic
Programmable
Clock
Communications
Channel
Generation
UART
Internal Bus Clock (f
sys
)
or External Clock (DTIN
n
)
DMA Request
Logic
Transmit DMA Request
Receive DMA Request
Interrupt Request
(to Interrupt Controller)
(To DMA Controller)
External
Si
gnal
s
UART Registers
UCTS
n
URTS
n
URXD
n
UTXD
n
Internal Bus