Interrupt Controller (INTC)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
9-8
Freescale Semiconductor
Preliminary
NOTE
A store to modify the PRI field that closely precedes or follows an access to
a shared resource can result in a non-coherent access to the resource. Refer
to
Section 9.5.5.2, “Ensuring Coherency
coherency.
9.3.2.3
INTC Current Priority Register for Processor 1 (Z0) (INTC_CPR_PRC1)
Table 9-4. PRI Values
PRI
Meaning
1111
Priority 15—highest priority
1110
Priority 14
1101
Priority 13
1100
Priority 12
1011
Priority 11
1010
Priority 10
1001
Priority 9
1000
Priority 8
0111
Priority 7
0110
Priority 6
0101
Priority 5
0100
Priority 4
0011
Priority 3
0010
Priority 2
0001
Priority 1
0000
Priority 0—lowest priority
Offset: 0x000C
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
PRI
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
Figure 9-4. INTC Current Priority Register for Processor 1 (Z0) (INTC_CPR_PRC1)
Table 9-5. INTC_CPR_PRC1 Field Descriptions
Field
Description
PRI
Priority. The function of this register is the same as described for processor 0 (Z1) in
Current Priority Register for Processor 0 (Z1) (INTC_CPR_PRC0)
.
”