Miscellaneous Control Module (MCM)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
16-12
Freescale Semiconductor
Preliminary
16.2.2.5.4
Flash ECC Address Register (FEAR)
The FEAR is a 32-bit register for capturing the address of the last, properly-enabled ECC event in the flash
memory. Depending on the state of the ECC configuration register, an ECC event in the flash causes the
address, attributes and data associated with the access to be loaded into the FEAR, FEMR, FEAT, and
FEDR registers and also the appropriate flag (F1BC or FNCE) in the ECC status register to be asserted.
This register is read-only; any attempted write is ignored. See
for the flash
ECC address register definition.
16.2.2.5.5
Flash ECC Master Number Register (FEMR)
The FEMR is a 4-bit register for capturing the AXBS bus master number of the last, properly-enabled ECC
event in the flash memory. Depending on the state of the ECC Configuration Register, an ECC event in
the flash causes the address, attributes and data associated with the access to be loaded into the FEAR,
FEMR, FEAT, and FEDR registers and also the appropriate flag (FNCE) in the ECC status register to be
asserted.
This register is read-only; any attempted write is ignored. See
for the flash
ECC master number register definition.
Offset:
MCM_BAS 0x0050
Access: User read only
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
FEAR
W
Reset
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
FEAR
W
Reset
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
Figure 16-8. Flash ECC Address (FEAR) Register
Table 16-9. FEAR Field Descriptions
Field
Description
FEAR
Flash ECC Address Register. Contains the faulting access address of the last, properly-enabled flash ECC event.
Offset: MCM_BAS 0x0056
Access: User read only
0
1
2
3
4
5
6
7
R
0
0
0
0
FEMR
W
Reset
0
0
0
0
–
–
–
–
Figure 16-9. Flash ECC Master Number (FEMR) Register