FlexRay Communication Controller (FLEXRAY)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
30-56
Freescale Semiconductor
Preliminary
NOTE
If the counter has reached its maximum value 0xFFFF and is in the
multicycle mode, i.e. SSCCRn[MCY] = 1, the counter is not reset to
0x0000. The application can reset the counter by clearing the
SSCCRn[MCY] bit and waiting for the next cycle start, when the FlexRay
block clears the counter. Subsequently, the counter can be set into the
multicycle mode again.
30.5.2.48 MTS A Configuration Register (MTSACFR)
This register controls the transmission of the Media Access Test Symbol MTS on channel A. For more
details, see
Section 30.6.13, “MTS Generation
”.
30.5.2.49 MTS B Configuration Register (MTSBCFR)
Table 30-57. SSCR0–SSCR3 Field Descriptions
Field
Description
SLOTSTATUSCNT Slot Status Counter. This field provides the current value of the Slot Status Counter.
Base + 0x0080
Write: MTE: Anytime
CYCCNTMSK,CYCCNTVAL:
POC:config
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
MTE
0
CYCCNTMSK
0
0
CYCCNTVAL
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 30-48. MTS A Configuration Register (MTSACFR)
Table 30-58. MTSACFR Field Descriptions
Field
Description
MTE
Media Access Test Symbol Transmission Enable. This control bit is used to enable and disable the transmission
of the Media Access Test Symbol in the selected set of cycles.
0 MTS transmission disabled
1 MTS transmission enabled
CYCCNTMSK Cycle Counter Mask. This field provides the filter mask for the MTS cycle count filter.
CYCCNTVAL Cycle Counter Value. This field provides the filter value for the MTS cycle count filter.
Base + 0x0082
Write: MTE: Anytime
CYCCNTMSK,CYCCNTVAL:
POC:config
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
MTE
0
CYCCNTMSK
0
0
CYCCNTVAL
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 30-49. MTS B Configuration Register (MTSBCFR)