Enhanced Queued Analog-to-Digital Converter (eQADC)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
31-28
Freescale Semiconductor
Preliminary
31.3.4.2
ADC Time Stamp Control Register (ADC_TSCR)
The ADC_TSCR contains a system clock divide factor used in the making of the time base counter clock.
It determines at what frequency the time base counter will run. ADC_TSCR can be accessed by
configuration commands sent to ADC0.
0b01101
28
0b01110
30
0b01111
32
0b10000
34
0b10001
36
0b10010
38
0b10011
40
0b10100
42
0b10101
44
0b10110
46
0b10111
48
0b11000
50
0b11001
52
0b11010
54
0b11011
56
0b11100
58
0b11101
60
0b11110
62
0b11111
64
Offset: 0x0002
Access: Read/Write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
TBC_CLK_PS
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 31-16. ADC Time Stamp Control Register (ADC_TSCR)
Table 31-20. System Clock Divide Factor for ADC Clock (continued)
ADC0_CLK_PS
System Clock
Divide Factor