MPC563XM Reference Manual, Rev. 1
1160
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
24–27
DT[0:3]
Delay after Transfer Scaler. The DT field selects the Delay after Transfer Scaler. This field is only used
in Master Mode. The Delay after Transfer is the time between the negation of the PCS signal at the
end of a frame and the assertion of PCS at the beginning of the next frame.
lists the
scaler values. In the Continuous Serial Communications Clock operation the DT value is fixed to one
TSCK, except when the TSBC bit from DSPI_DSICR register is enabling the TSB configuration. See
detailed information on
Section 26.5.9, “Timed Serial Bus (TSB)
”. The Delay after Transfer is a
multiple of the system clock period and it is computed according to the following equation:
Eqn. 26-3
Section 26.5.6.4, “Delay after Transfer (tDT)
,” for more details.
28–31
BR[0:3]
Baud Rate Scaler. The BR field selects the scaler value for the baud rate. This field is only used in
Master Mode. The prescaled system clock is divided by the Baud Rate Scaler to generate the
frequency of the SCK.
lists the Baud Rate Scaler values.The baud rate is computed
according to the following equation:
Eqn. 26-4
Section 26.5.6.1, “Baud Rate Generator
,” for more details.
Table 26-13. DSPI SCK Duty Cycle
DBR
CPHA
PBR
SCK Duty Cycle
0
any
any
50/50
1
0
00
50/50
1
0
01
33/66
1
0
10
40/60
1
0
11
43/57
1
1
00
50/50
1
1
01
66/33
1
1
10
60/40
1
1
11
57/43
Table 26-14. DSPI Transfer Frame Size
FMSZ
Framesize
FMSZ
Framesize
0000
Reserved
1000
9
0001
Reserved
1001
10
0010
Reserved
1010
11
0011
4
1011
12
0100
5
1100
13
0101
6
1101
14
Table 26-8. DSPI_CTAR
n
Field Descriptions (continued)
Field
Descriptions
t
DT
1
f
SYS
-----------
PDT
×
DT
×
=
SCK baud rate
f
SYS
PBR
------------
1
DBR
+
BR
----------------------
×
=