MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
263
Preliminary—Subject to Change Without Notice
The default prefetch configuration for data Flash (CFLASH_BIU1 register) is 0x18C7_8081,
corresponding to three wait states inserted for Flash accesses.
11.6.2.8
Bus Interface Unit 2 register (CFLASH_BIU2)
The PFLASH Access Protection Register (CFLASH_BIU2) is used to control read and write accesses to
the Flash based on system master number. Prefetching capabilities are defined on a per master basis. This
register also defines the arbitration mode for controllers supporting two AHB ports. The register is
described below in
The contents of the register are loaded from location 0x203E00 of the shadow region in the code Flash
(bank0) array at reset. To temporarily change the values of any of the fields in the CFLASH_BIU2, a write
to the IPS-mapped register is performed. To change the values loaded into the CFLASH_BIU2
at reset
,
the word location at address 0x203E00 of the shadow region in the Flash array must be programmed using
the normal sequence of operations. The reset value shown in
reflects an erased or
unprogrammed value from the shadow region.
Offset 0x024
Access:
Read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
ARBM
M7PF
D
M6PF
D
M5PF
D
M4PF
D
M3PF
D
M2PF
D
M1PF
D
M0PF
D
W
Reset
*
*
*
*
*
*
1
1
1
1
1
1
1
1
1
1
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
M7AP
M6AP
M5AP
M4AP
M3AP
M2AP
M1AP
M0AP
W
Reset
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
Figure 11-10. PFLASH Access Protection Register (CFLASH_BIU2)
Table 11-14. PFLASH Access Protection Register Field Descriptions
Field
Description
0-5
Reserved, should be cleared.
6-7
ARBM
Reserved