MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
481
Preliminary—Subject to Change Without Notice
Figure 16-8. System Reset Control Register (SIU_SRCR)
SSR — Software System Reset
Writing a one to this bit causes an internal reset and assertion of the RSTOUT pin. The bit is
automatically cleared by all reset sources except the Software External Reset.
1 = Generate a Software System Reset.
0 = Do not generate a Software System Reset.
SER — Software External Reset
Writing a one to this bit causes a Software External Reset. The RSTOUT pin is asserted for the
predetermined number of clock cycles (refer to
The bit is automatically cleared when the Software External Reset completes.
1 = Generate a Software External Reset.
0 = Do not generate a Software External Reset.
CRE — Checkstop Reset Enable
Writing a one to this bit enables a Checkstop Reset when the e200z335 core enters a checkstop state.
The CRE bit defaults to Checkstop Reset enabled. If this bit is cleared, it remains cleared until the next
POR.
1 = A reset occurs when the e200z335 core enters a checkstop state.
0 = No reset occurs when the e200z335 core enters a checkstop state.
16.9.5
External Interrupt Status Register (SIU_EISR)
The External Interrupt Status Register is used to record edge triggered events on the IRQ0 - IRQ15 inputs
to the SIU.
SI 0xE
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
SSR SER
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
CRE
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET
1
1
1
The CRE bit is reset to 1’b1 by POR. Other reset sources do not reset the bit value.
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved