MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
581
Preliminary—Subject to Change Without Notice
Figure 18-3. Platform Flash ECC Address (PFEAR) Register
18.4.1.4
Platform Flash ECC Master Number Register (PFEMR)
The PFEMR is a 4-bit register for capturing the AXBS bus master number of the last, properly-enabled
ECC event in the platform flash memory. Depending on the state of the ECC Configuration Register, an
ECC event in the platform flash causes the address, attributes and data associated with the access to be
loaded into the PFEAR, PFEMR, PFEAT and PFEDR registers, and the appropriate flag (PFNCE) in the
ECC Status Register to be asserted.
This register can only be read from the IPS programming model; any attempted write is ignored. See
for the Platform Flash ECC Master Number Register definition.
Figure 18-4. Platform Flash ECC Master Number (PFEMR) Register
Register address: ECSM Base + 0x50
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
PFEAR
W
RESET:
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
PFEAR
W
RESET:
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
= Unimplemented
Table 18-4. Platform Flash ECC Address (PFEAR) Field Descriptions
Name
Description
Value
PFEAR
Flash ECC
Address
Register
This 32-bit register contains the faulting access address of the last,
properly-enabled platform Flash ECC event.
Register address: ECSM Base + 0x56
7
6
5
4
3
2
1
0
R
0
0
0
0
PFEMR
W
RESET:
0
0
0
0
-
-
-
-
= Unimplemented
Table 18-5. Platform Flash ECC Master Number (PFEMR) Field Descriptions
Name
Description
Value
PFEMR
Flash ECC Master
Number Register
This 4-bit register contains the AXBS bus master number of the faulting access
of the last, properly-enabled platform flash ECC event.