IEEE 1149.1 Test Access Port Controller (JTAGC)
32-4
Freescale Semiconductor
PXR40 Microcontroller Reference Manual, Rev. 1
32.2
External Signal Description
The JTAGC consists of five signals that connect to off-chip development tools and allow access to test
support functions. The JTAGC signals are outlined in the following table:
32.3
Memory Map/Register Definition
This section provides a detailed description of the JTAGC registers accessible through the TAP interface,
including data registers and the instruction register. Individual bit-level descriptions and reset states of
each register are included. These registers are not memory-mapped and can only be accessed through the
TAP.
32.3.1
Instruction Register
The JTAGC uses a 5-bit instruction register as shown in
. The instruction register allows
instructions to be loaded into the module to select the test to be performed or the test data register to be
accessed or both. Instructions are shifted in through TDI while the TAP controller is in the Shift-IR state,
and latched on the falling edge of TCK in the Update-IR state. The latched instruction value can only be
changed in the update-IR and test-logic-reset TAP controller states. Synchronous entry into the
test-logic-reset state results in the IDCODE instruction being loaded on the falling edge of TCK.
Asynchronous entry into the test-logic-reset state results in asynchronous loading of the IDCODE
instruction. During the capture-IR TAP controller state, the instruction shift register is loaded with the
value 0b10101, making this value the register’s read value when the TAP controller is sequenced into the
Shift-IR state.
Table 32-1. JTAG Signal Properties
Name
I/O
Function
Reset State
Pull
1
1
The pull is not implemented in this module. Pullup/down devices are implemented in the pads.
TCK
I
Test clock
—
Down
TDI
I
Test data in
—
Up
TDO
O
Test data out
High Z
2
2
TDO output buffer enable is negated when JTAGC is not in the Shift-IR or Shift-DR states. A
weak pulldown can be implemented on TDO.
Down
TMS
I
Test mode select
—
Up
JCOMP
I
JTAG compliancy
—
Down
0
1
2
3
4
R
1
0
1
0
1
W
Instruction Code
Reset
0
0
0
0
1
Figure 32-2. 5-Bit Instruction Register
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...