Error Correction Status Module (ECSM)
17-4
Freescale Semiconductor
PXR40 Microcontroller Reference Manual, Rev. 1
17.2.2.1
Processor Core Type (ECSM_PCT)
The ECSM_PCT is a 16-bit read-only register specifying the architecture of the processor core in the
device. The state of this register is defined by a module input signal; it can only be read from the peripheral
programming model. Any attempted write is ignored.
17.2.2.2
Revision (ECSM_REV)
The ECSM_REV[0:15] field defines a software-visible revision number.
The ECSM_REV is a 16-bit read-only register specifying a revision number. The state of this register is
defined by an input signal; it can only be read from the peripheral programming model. Any attempted
write is ignored.
17.2.2.3
Peripheral Module Configuration (ECSM_IMC)
The ECSM_IMC is a 32-bit read-only register identifying the presence/absence of the 32 low-order
peripheral modules connected to the primary slave bus controller. The state of this register is defined by a
module input signal; it can only be read from the peripheral programming model. Any attempted write is
ignored.
A ‘0’ indicates a peripheral module connection to decoded slot “n” is absent. A ‘1’ indicates a peripheral
module connection to decoded slot “n” is present.
17.2.2.4
Miscellaneous Reset Status Register (ECSM_MRSR)
The ECSM_MRSR contains a bit for each of the reset sources to the device. An asserted bit indicates the
last type of reset that occurred. Only one bit is set at any time in the ECSM_MRSR, reflecting the cause
of the most recent reset as signalled by device reset input signals. The ECSM_MRSR can only be read
from the peripheral programming model. Any attempted write is ignored.
Address: ECSM Base + 0x000F
Access: User read/write
0
1
2
3
4
5
6
7
R
POR
DIR
SWTR
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
Figure 17-1. Miscellaneous Reset Status Register (ECSM_MRSR)
Table 17-3. Miscellaneous Reset Status Register (ECSM_MRSR) Field Descriptions
Field
Description
0
POR
Power-on Reset
1 Last recorded event was caused by a power-on reset (based on a device input signal)
1
DIR
Device-input Reset
1 Last recorded event was a reset caused by a device input reset.
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...