Enhanced Modular Input/Output Subsystem (eMIOS200)
23-8
Freescale Semiconductor
PXR40 Microcontroller Reference Manual, Rev. 1
23.3.2
Register Descriptions
This section lists the eMIOS200 registers in address order and describes the registers and their bit fields.
23.3.2.1
eMIOS200 Module Configuration Register (EMIOS_MCR)
The EMIOS_MCR contains global control bits for the eMIOS200 block.
Offset: EMIO 0x0000
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
MDIS
FRZ
GTBE
ETB
GPREN
0
0
0
0
0
0
SRV[0:3]
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
GPRE[0:7]
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 23-2. eMIOS200 Module Configuration Register (EMIOS_MCR)
Table 23-4. EMIOS_MCR Field Descriptions
Field
Description
0
Reserved.
Note: Writing to this bit updates the register value, and reading it returns the last value written, but the bit has
no other effect.
1
MDIS
Module Disable Bit. Puts the eMIOS200 in low-power mode. The MDIS bit is used to stop the clock of the
block, except the access to registers EMIOS_MCR and EMIOS_OUDR.
0 Clock is running.
1 Enter low-power mode.
2
FRZ
Freeze Bit. Enables the eMIOS200 to freeze the registers of the unified channels when debug mode is
requested at MCU level. Each unified channel must have FREN bit set in order to enter freeze mode. While
in freeze mode, the eMIOS200 continues to operate to allow the MCU access to the unified channel registers.
The unified channel remains frozen until the FRZ bit is written to 0 or the MCU exits debug mode or the unified
channel FREN bit is cleared.
0 Exit freeze mode.
1 Stops unified channel operation when in debug mode and the FREN bit is set in the EMIOS_CCR[n]
register.
3
GTBE
Global Time Base Enable Bit. The GTBE bit is used to export a global time base enable from the module and
provide a method to start time bases of several blocks simultaneously.
0
Global time base enable out signal negated.
1
Global time base enable out signal asserted.
Note: The global time base enable input pin controls the internal counters. When asserted, internal counters
are enabled. When negated, internal counters are disabled.
4
ETB
External Time Base Bit. The ETB bit selects the time base source that drives counter bus[A].
0 Counter bus[A] assigned to Unified Channel 23
1 STAC drives counter bus [A]
If ETB is set to select STAC as the counter bus[A] source, the GTBE must be set to enable the STAC to
counter bus[A]. See the STAC bus configuration register (ETPU_REDCR) section of the eTPU chapter for
more information about the STAC.
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...