Deserial Serial Peripheral Interface (DSPI)
Freescale Semiconductor
25-31
PXR40 Microcontroller Reference Manual, Rev. 1
25.4
Functional Description
The Deserial Serial Peripheral Interface (DSPI) block supports full-duplex, synchronous serial
communications between MCUs and peripheral devices. The DSPI can also be used to reduce the number
of pins required for I/O by serializing and deserializing up to 16 Parallel Input/Output signals. All
Table 25-25. DSPI_SDR Field Descriptions
Field Description
0–2
Reserved, should be cleared.
3–7
TSBCNT
Timed Serial Bus Operation Count. When TSBC is set, TSBCNT defines the length of the TSB frame.
A number between 4 and 32.
The TSBCNT field selects number of bits to be shifted out during a transfer in TSB Operation. The
field sets the number of SCK cycles that the bus Master will generate to complete the transfer. The
number of SCK cycles used will be one more than the value in the TSBCNT field. The number of SCK
cycles defined by TSBCNT must be equal to or greater than the frame size.
8–13
Reserved, should be cleared.
14
DSE1
Data Select Enable1. When TBSC bit is set, the DSE1 bit controls insertion of the zero bit (Data
Select) in the middle of the data frame. The insertion bit position is defined by FMSZ field of
DSPI_CTARn register, selected by DSICTAS field of the DSPI_DSICR register.
0 No Zero bit inserted in the middle of the data frame.
1 Zero bit is inserted at the middle of the data frame. Total number of bits in the data frame is
increased by 1.
15
DSE0
Data Select Enable0. When TBSC bit is set, the DSE0 bit controls insertion of the zero bit (Data
Select) in the beginning of the data frame.
0 No Zero bit inserted in the beginning of the frame
1 Zero bit is inserted at the beginning of the data frame. Total number of bits in the data frame is
increased by 1.
16–23
Reserved, should be cleared.
24–31
DPCS1_x
DSI Peripheral Chip Select 0–7. These bits define the CS to assert for the second part of the DSI
frame when operating in TSB configuration with dual receiver. The DPCS1 bits select which of the
PCS signals to assert during the second DSI transfer. The DPCS1 bits only control the assertions of
the PCS signals in DSI Master Mode when in TSB configuration.
0 Negate PCS[x]
1 Assert PCS[x]
TSBCNT
Framesize
00000
Reserved
00001
Reserved
00010
Reserved
00011
4
00100
5
00101
6
...
...
11111
32
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...