Enhanced Serial Communication Interface (eSCI)
Freescale Semiconductor
26-13
PXR40 Microcontroller Reference Manual, Rev. 1
26.3.2.5
Interrupt Flag and Status Register 1 (eSCI_IFSR1)
This register provides interrupt flags that indicate the occurrence of module events. The related interrupt
enable bits are located in
.
RD[11:8]
Received Data. The semantic of this field depends on the frame format selected by eSCI_CR3[M2] and
eSCI_CR1[M].
[M2=1,M=1]: value of the received data bits 11:8. (Rx=BITx).
It is all 0 for all other frame formats.
RD[7]
Received Bit 7. The semantic of this bit depends on the format selected by eSCI_CR3[M2], eSCI_CR1[M], and
eSCI_CR1[PE].
[M2=0,M=0,PE=0]: value of received BIT7 or ADDR BIT.
[M2=0;M=0,PE=1]: value of received PARITY BIT if eSCI_CR2[PMSK]=0, 0 otherwise.
For all other frame formats it is the value of received BIT7.
TD[7]
Transmit Bit 7. The semantic of this bit depends on the format selected by eSCI_CR3[M2], eSCI_CR1[M], and
eSCI_CR1[PE].
[M2=0,M=0,PE=0]: value of transmit BIT7 or ADDR BIT.
[M2=0;M=0,PE=1]: not used. PARITY BIT is generated internally before transmission.
For all other frame formats it is the value of transmit BIT7.
RD[6:0]
Received bits 6 to 0. Value of received BITx is shown in bit Rx
TD[6:0]
Transmit bits 6 to 0. Value of bit Tx is transmitted in BITx.
eSC 0x0008
Write: Anytime
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R TDRE
TC
RDRF IDLE
OR
NF
FE
PF
BERR
TACT RACT
W w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
w1c
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 26-6. Interrupt Flag and Status Register 1 (eSCI_IFSR1)
Table 26-10. eSCI_IFSR1 Field Descriptions
Field
Description
TDRE
Transmit Data Register Empty Interrupt Flag. This interrupt flag is set when the content of the
was transferred into internal shift register.
Note: This flag is set in SCI mode only.
TC
Transmit Complete Interrupt Flag. This interrupt flag is set when a frame, break or idle character transmission
has been completed and no data were written into
after the last setting of the
TDRE flag and the SBK bit in
This flag is set in LIN mode, if the preamble was transmitted after the enabling of the transmitter.
RDRF
Receive Data Register Full Interrupt Flag. This interrupt flag is set when the payload data of a received frame
was transferred into the
Note: This flag is set in SCI mode only.
IDLE
Idle Line Interrupt Flag. This interrupt flag is set when an idle character was detected and the receiver is not in
the wakeup state.
Note: This flag is set in SCI mode only.
Table 26-9. ESCI_DR Field Descriptions (continued)
Field
Description
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...