Enhanced Serial Communication Interface (eSCI)
Freescale Semiconductor
26-15
PXR40 Microcontroller Reference Manual, Rev. 1
26.3.2.7
LIN Control Register 1 (eSCI_LCR1)
This register provides control bits to control and configure the LIN hardware. This register provides the
interrupt enable bits for the interrupt flags in
Interrupt Flag and Status Register 2 (eSCI_IFSR2)
.
Table 26-11. eSCI_IFSR2 Field Descriptions
Field
Description
RXRDY
Receive Data Ready Interrupt Flag. This interrupt flag is set when the payload data of a received frame was
transferred into the
LIN Receive Register (eSCI_LRR)
TXRDY
Transmit Data Ready Interrupt Flag. This interrupt flag is set when the content of the
was process by the LIN PE either to generate a frame header or to transmit frame data.
LWAKE
LIN Wakeup Received Interrupt Flag. This interrupt flag is set when a LIN Wakeup character was received, as
described in
.
STO
Slave Timeout Interrupt Flag. This interrupt flag is set when a Slave-Not-Responding-Error is detected. A
detailed description is given in
Section 26.4.6.5.5, Slave-Not-Responding-Error Detection
PBERR
Physical Bus Error Interrupt Flag. This interrupt flag is set when the receiver input remains unchanged for at least
31 RCLK clock cycles after the start of a byte transmission, as described in
.
CERR
CRC Error Interrupt Flag. This interrupt flag is set when an incorrect CRC pattern was detected for a received
LIN frame.
CKERR
Checksum Error Interrupt Flag. This interrupt flag is set when a checksum error was detected for a received LIN
frame.
FRC
Frame Complete Interrupt Flag. This interrupt flag is set when a LIN TX frame has been completely transmitted
or a LIN RX frame has been completely received.
UREQ
Unrequested Data Received Interrupt Flag. This interrupt flag is set when unrequested activity has been
detected on the LIN bus, as described in
Section 26.4.6.5, LIN Error Reporting
.
OVFL
Overflow Interrupt Flag. This interrupt flag is set when an overflow as described in
was detected.
eSC 0x000C
Write: Anytime
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
LRES
0
WUD
0
0
PRTY
LIN
RXIE
TXIE WUIE STIE
PBIE
CIE
CKIE
FCIE
W
WU
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 26-8. LIN Control Register 1 (eSCI_LCR1)
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...