UM10413
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2011. All rights reserved.
User manual
Rev. 1 — 16 December 2011
88 of 268
NXP Semiconductors
UM10413
MPT612 User manual
14.3.10 UART0 Scratch pad register (U0SCR - 0xE000 C01C)
The U0SCR has no effect on the UART0 operation. This register can be written and/or
read at the user’s discretion. There is no provision in the interrupt interface that would
indicate to the host that a read or write of the U0SCR has occurred.
14.3.11 UART0 Auto-baud control register (U0ACR - 0xE000 C020)
The UART0 Auto-baud control register (U0ACR) controls the process of measuring the
incoming clock/data rate for the baud rate generation and can be read and written at the
user’s discretion.
7
Error in RX
FIFO
(RXFE)
U0LSR[7] is set when a character with Rx error such as framing error, parity
error or break interrupt, is loaded into U0RBR. This bit is cleared when
register U0LSR is read and there are no subsequent errors in UART0 FIFO.
0
0
U0RBR contains no UART0 Rx errors or U0FCR[0] = 0
1
UART0 RBR contains at least one UART0 Rx error
Table 94:
UART0 Line status register (U0LSR - address 0xE000 C014, read only) bit description
…continued
Bit Symbol
Value Description
Reset value
Table 95:
UART0 Scratch pad register (U0SCR - address 0xE000 C01C) bit description
Bit
Symbol
Description
Reset value
7:0
Pad
read/write byte
0x00
Table 96.
Auto-baud control register (U0ACR - 0xE000 C020) bit description
Bit
Symbol
Value Description
Reset value
0
Start
automatically cleared after auto-baud completion
0
0
auto-baud stop (auto-baud is not running)
1
auto-baud start (auto-baud is running). Auto-baud
run bit. Automatically cleared after auto-baud
completion.
1
Mode
auto-baud mode select bit
0
0
mode 0
1
mode 1
2
AutoRestart 0
no restart
0
1
restart in case of time-out (counter restarts at next
UART0 Rx falling edge)
7:3
-
n/a
reserved, user software must not write logic 1s to
reserved bits; value read from a reserved bit is not
defined
0
8
ABEOIntClr
end of auto-baud interrupt clear bit (write only
accessible). Writing a logic 1 clears corresponding
interrupt in U0IIR. Writing a logic 0 has no impact.
0
9
ABTOIntClr
auto-baud time-out interrupt clear bit (write only
accessible). Writing a logic 1 clears corresponding
interrupt in U0IIR. Writing a logic 0 has no impact.
0
31:10 -
n/a
reserved, user software must not write logic 1s to
reserved bits; value read from a reserved bit is not
defined
0