56
Model D Registers
Embedded AMD-K6™ Processors BIOS Design Guide
23913A/0—November 2000
Preliminary Information
Figure 28. Bus Divisor and Voltage ID Control (BVC) Field (Low-Power Model D)
Table 27. Bus Divisor and Voltage ID Control (BVC) Definition (Low-Power Model D)
Bit
Description
R/W
Function
1
Notes:
1. All bits default to 0 when RESET is asserted, except the VIDO bits which default to 01010b.
31-12
Stop Grant Time-out Counter
(SGTC)
W
Writing a non-zero value to this field causes the processor to enter the
EPM Stop Grant state internally. This 20-bit value is multiplied by 4096
to determines the duration of the EPM Stop Grant state, measured in
processor bus clocks.
11
Bus Divisor and VID Change
Mode (BVCM)
R/W
This bit controls the mode in which the bus-divisor and the voltage con-
trol bits are allowed to change. If BVCM=0, the Bus Divisor and Voltage
ID changes take effect only upon entering the EPM Stop Grant state as
a result of the SGTC field being programmed. BVCM=1 is reserved.
10
Voltage ID Control (VIDC)
R/W
This bit controls the mode of Voltage ID control. If VIDC=0, the proces-
sor VID[4:0] pins are unchanged upon entering the EPM Stop Grant
state. If VIDC=1, the processor VID[4:0] pins are programmed to the
VIDO value upon entering the EPM Stop Grant state.
BIOS should ini-
tialize this bit to 1 during the POST routine.
9-8
Bus Divisor Control (BDC)
R/W
This 2-bit field controls the mode of bus divisor control. If
BDC[1:0]=00b, the BF[2:0] pins are sampled at the falling edge of
RESET. If BDC[1:0]=1xb, the IBF[2:0] field is sampled upon entering the
EPM Stop Grant state. BDC[1:0]=01b is reserved.
BIOS should initialize
these bits to 10b during the POST routine.
7-5
Internal BF Divisor (IBF)
R/W
If BDC[1:0]=1xb, the processor EBF[2:0] field of the PSOR is pro-
grammed to the IBF[2:0] value upon entering the EPM Stop Grant state.
4-0
Voltage ID Output (VIDO)
R/W
This 5-bit value is driven out on the processor VID[4:0] pins upon enter-
ing the EPM Stop Grant state if the VIDC bit=1. These bits are initialized
to 01010b and driven on the processor VID[4:0] pins at RESET.
Reserved
0
12
31
9 8 7
5
Symbol
Description
Bits
SGTC
Stop Grant Time-out Counter
31-12
BVCM
Bus Divisor and VID Change Mode
11
VIDC
Voltage ID Control
10
BDC
Bus Divisor Control
9-8
IBF[2:0]
Internal BF Divisor
7-5
VIDO
Voltage ID Output
4-0
V
I
D
C
IBF[2:0]
11 10
B
V
C
M
BDC
VIDO
4
SGTC