SIM_COPC field descriptions
Field
Description
31–4
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
3–2
COPT
COP Watchdog Timeout
This write-once field selects the timeout period of the COP. COPT along with the COPCLKS field define
the COP timeout period.
00
COP disabled
01
COP timeout after 2
5
LPO cycles or 2
13
bus clock cycles
10
COP timeout after 2
8
LPO cycles or 2
16
bus clock cycles
11
COP timeout after 2
10
LPO cycles or 2
18
bus clock cycles
1
COPCLKS
COP Clock Select
This write-once field selects the clock source of the COP watchdog.
0
Internal 1 kHz clock is source to COP.
1
Bus clock is source to COP.
0
COPW
COP Windowed Mode
Windowed mode is supported only when COP is running from the bus clock. The COP window is opened
three quarters through the timeout period.
0
Normal mode
1
Windowed mode
12.2.16 Service COP Register (SIM_SRVCOP)
Address: 4004_7000h base + 1104h offset = 4004_8104h
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
SIM_SRVCOP field descriptions
Field
Description
31–8
Reserved
This field is reserved.
SRVCOP
Service COP Register
Write 0x55 and then 0xAA (in that order) to reset the COP timeout counter.
Chapter 12 System Integration Module (SIM)
KL02 Sub-Family Reference Manual, Rev. 2.1, July 2013
Freescale Semiconductor, Inc.
161