Miscellaneous Control Module (MCM)
MPC5510 Microcontroller Family Reference Manual, Rev. 1
Freescale Semiconductor
16-15
Preliminary
16.2.2.5.9
RAM ECC Master Number Register (REMR)
The REMR is a 4-bit register for capturing the AXBS bus master number of the last, properly-enabled ECC
event in the RAM memory. Depending on the state of the ECC configuration register, an ECC event in the
RAM causes the address, attributes, and data associated with the access to be loaded into the REAR,
RESR, REMR, REAT, and REDR registers and also the appropriate flag (RNCE) in the ECC status register
to be asserted.
This register is read-only; any attempted write is ignored. See
for the RAM
ECC master number register definition.
16.2.2.5.10
RAM ECC Attributes Register (REAT)
The REAT is an 8-bit register for capturing the AXBS bus master attributes of the last, properly-enabled
ECC event in the RAM memory. Depending on the state of the ECC configuration register, an ECC event
Offset:
MCM_BAS 0x0060
Access: User read only
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
REAR
W
Reset
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
REAR
W
Reset
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
Figure 16-12. RAM ECC Address (REAR) Register
Table 16-13. REAR Field Descriptions
Field
Description
REAR
RAM ECC Address Register. Contains the faulting access address of the last, properly-enabled RAM ECC event.
Offset: MCM_BAS 0x0066
Access: User read only
0
1
2
3
4
5
6
7
R
0
0
0
0
REMR
W
Reset
0
0
0
0
–
–
–
–
Figure 16-13. RAM ECC Master Number (REMR) Register
Table 16-14. REMR Field Descriptions
Field
Description
bits 0–3
Reserved
REMR
RAM ECC Master Number Register. Contains the AXBS bus master number of the faulting access of the last,
properly-enabled RAM ECC event.