MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
735
Preliminary—Subject to Change Without Notice
23.3.2
System Configuration Registers
23.3.2.1
ETPUMCR - eTPU Module Configuration Register
This register is global to both eTPU Engines, and resides in the Shared BIU. ETPUMCR gathers global
configuration and status in the eTPU system, including Global Exception. It is also used for configuring
the SCM (Shared Code Memory) operation and test.
0x80C
RESERVED
0x810
ETPUC1CR_2 - eTPU 2 Channel 1 Configuration Register
0x814
ETPUC1SCR_2 - eTPU 2 Channel 1 Status and Control Register
0x818
ETPUC1HSRR_2 - eTPU 2 Channel 1 Host Service Request Register
0x81C
RESERVED
.
.
.
0x9F0
ETPUC31CR_2 - eTPU 2 Channel 31 Configuration Register
0x9F4
ETPUC31SCR_2 - eTPU 2 Channel 31 Status and Control Register
0x9F8
ETPUC31HSRR_2 - eTPU 2 Channel 31 Host Service Request Register
0x9FC - 0x7FFF
RESERVED
0x8000 -
0xBFFF
2
Shared Parameter RAM - SPRAM
0xC000 -
0xFFFF
Shared Parameter RAM - SPRAM - PSE mirror
3
0x10000-1FFFF
4
Shared Code Memory - SCM
5
1
This register is not implemented in some MCUs; see
Section 23.3.2.4, “ETPUSCMOFFDATAR - eTPU
.
2
The actual SPRAM size is MCU-dependent.
3
Parameter Sign Extension access area, see
Section 23.4.2.3, “Parameter Access
4
The actual SCM size is MCU-dependent. When the size not the maximum, the unused SCM address
range returns the value of the register ETPUSCMOFFDATAR.
5
SCM access is available only when bit VIS=1 on register ETPUMCR, under certain conditions (see
Section 23.3.2.1, “ETPUMCR - eTPU Module Configuration Register
”). SCM can only be written in 32 bit
accesses.
Table 23-4. Detailed Memory Map
Offset
Use