Debug Unit
9.9.2.2 Instruction Breakpoint Address n (IBAn) Register
The Instruction Breakpoint Address
n
(
IBAn
) register has the address used in the condition for
instruction breakpoint
n
.
Figure 9.5 IBAn Register Format
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
IBA
Table 9-8 IBAn Register Field Description
Name
Bits
Description
R/W
Reset
IBA
31:0
Instruction breakpoint address for condition.
R/W
Undefined
9.9.2.3 Instruction Breakpoint Address Mask n (IBMn) Register
The Instruction Breakpoint Address Mask
n
(
IBMn
) register has the mask for the address compare
used in the condition for instruction breakpoint
n
.
Figure 9.6 IBMn Register Format
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
IBM
Table 9-9 IBMn Register Field Description
Name
Bits
Description
R/W
Reset
IBM
31:0
Instruction breakpoint address mask for condition:
0: Corresponding address bit compared.
1: Corresponding address bit masked.
R/W
Undefined
9.9.2.4 Instruction Breakpoint ASID n (IBASIDn) Register
This register is used to define an ASID value to be used in the match expression.
Figure 9.7 IBASIDn Register Format
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
XBurst®2
CPU Core Programming Manual
Copyright © 2005-2020 Ingenic Semiconductor Co., Ltd. All rights reserved.
116