Page 0 Registers
5.2.70
Page 0 / Register 76: Beep Generator Register 6 - 0x00 / 0x4C
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D0
R/W
0001 0000
Programmed Value is Beep Sin(x)(15:8), where
Sin(x) = sin(2*pi*Fin/Fs), where Fin is desired beep frequency and Fs is
DAC sample rate
5.2.71
Page 0 / Register 77: Beep Generator Register 7 - 0x00 / 0x4D
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D0
R/W
1101 1000
Programmed Value is Beep Sin(x)(7:0), where
Sin(x) = sin(2*pi*Fin/Fs), where Fin is desired beep frequency and Fs is
DAC sample rate
5.2.72
Page 0 / Register 78: Beep Generator Register 8 - 0x00 / 0x4E
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D0
R/W
0111 1110
Programmed Value is Beep Cos(x)(15:8), where
Cos(x) = cos(2*pi*Fin/Fs), where Fin is desired beep frequency and Fs is
DAC sample rate
5.2.73
Page 0 / Register 79: Beep Generator Register 9 - 0x00 / 0x4F
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D0
R/W
1110 0011
Programmed Value is Beep Cos(x)(7:0), where
Cos(x) = cos(2*
π
*Fin/Fs), where Fin is desired beep frequency and Fs is
DAC sample rate
5.2.74
Page 0 / Register 80: Reserved Register - 0x00 / 0x50
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
x
0
81
Reserved Register
D7
R/W
0
Left Channel ADC Power Control
0: Left Channel ADC is powered down
1: Left Channel ADC is powered up
D6
R/W
0
Right Channel ADC Power Control
0: Right Channel ADC is powered down
1: Right Channel ADC is powered up
D5-D4
R/W
00
Digital Microphone Input Configuration
00: GPIO serves as Digital Microphone Input (** Availble only for WCSP Package)
01: SCLK serves as Digital Microphone Input
10: DIN serves as Digital Microphone Input
11: Reserved. Do not use
D3
R/W
0
Left Channel Digital Microphone Power Control
0: Left Channel ADC not configured for Digital Microphone
1: Left Channel ADC configured for Digital Microphone
D2
R/W
0
Right Channel Digital Microphone Power Control
0: Right Channel ADC not configured for Digital Microphone
1: Right Channel ADC configured for Digital Microphone
D1-D0
R/W
00
ADC Volume Control Soft-Stepping Control
00: ADC Volume Control changes by 1 gain step per ADC Word Clock
01: ADC Volume Control changes by 1 gain step per two ADC Word Clocks
10: ADC Volume Control Soft-Stepping disabled
11: Reserved. Do not use
96
Register Map
SLAU434 – May 2012
Copyright © 2012, Texas Instruments Incorporated