Programming Model
MSC8144E Reference Manual, Rev. 3
Freescale Semiconductor
4-45
4.7.25
CLASS Arbitration Control Register (CnACR)
The CnACR
controls the CLASS arbiters. There is a dedicated bit for each arbiter that controls the Late
Arbitration mode of the associated arbiter. When Late Arbitration mode is enabled, the arbiter delays the
decision about the winner according to the MDBW parameter and the byte count of the winner access.
When Late Arbitration mode is disabled, the arbiter makes a decision every clock cycle.
The register is
reset by a hard reset only. Table 4-27 lists the CnACR bit field descriptions.
The targets of the three CLASS modules are as follows:
CLASS0
— Target 1 is M2 port 0
— Target 2 is M2 port 1
— Target 3 is M2 port 2
— Target 4 is M2 port 3
CLASS1
— Target 0 is the CCSR
— Target 1 is the DDR controller
— Target 2 is the M3 memory
C0ACR
CLASS Arbitration Control Registers
Offset 0xFC0
C1ACR
C2ACR
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
—
PME
—
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
—
LA5
LA4
LA3
LA2
LA1
LA0
Type
R/W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 4-28. CnACR Bit Descriptions
Name
Reset
Description
Settings
—
31–29
0
Reserved. Write to 0 for future compatibility.
PME
28
0
Priority M1ask Enable
Enables/disables the operation of the
priority mask unit for starvation elimination.
0
Priority mask disabled.
1
Priority mask enabled.
—
27–6
0
Reserved. Write to 0 for future compatibility.
LA[5–0]
5–0
0
Late Arbitration 5–0
Enables/disables late arbitration mode for
the associated arbiter.
0
Late arbitration disabled.
1
Late arbitration enabled.
Note:
The actual number of the bits implement in each register depends on the number of targets supported by the
CLASS module. Implementation begins with the lsb and continues to the number of targets supported. The
remaining bits are not implemented and are reserved.
Summary of Contents for MSC8144E
Page 1: ...MSC8144E Reference Manual Quad Core Media Signal Processor MSC8144ERM Rev 3 July 2009 ...
Page 48: ...MSC8144E Reference Manual Rev 3 xlviii Freescale Semiconductor ...
Page 86: ...MSC8144E Reference Manual Rev 3 1 38 Freescale Semiconductor Overview ...
Page 168: ...MSC8144E Reference Manual Rev 3 3 60 Freescale Semiconductor External Signals ...
Page 242: ...MSC8144E Reference Manual Rev 3 5 26 Freescale Semiconductor Reset ...
Page 314: ...MSC8144E Reference Manual Rev 3 8 24 Freescale Semiconductor General Configuration Registers ...
Page 414: ...MSC8144E Reference Manual Rev 3 10 14 Freescale Semiconductor MSC8144E SC3400 DSP Subsystem ...
Page 452: ...MSC8144E Reference Manual Rev 3 11 38 Freescale Semiconductor Internal Memory Subsystem ...
Page 520: ...MSC8144E Reference Manual Rev 3 12 68 Freescale Semiconductor DDR SDRAM Memory Controller ...
Page 1070: ...MSC8144E Reference Manual Rev 3 21 28 Freescale Semiconductor Timers ...