Power Management Controller (PMC)
5-6
Freescale Semiconductor
PXR40 Microcontroller Reference Manual, Rev. 1
5.4
Memory Map/Register Definition
shows the PMC memory map. The PMC memory maps 3 registers for configuring, monitoring,
and trimming the LVD monitors.
5.4.1
Configuration Register (PMC_MCR
)
The configuration register contains configuration and interrupt enable bits for the LVD monitors.
Refer to
, for a listing of which VDDEH powers are monitored.
Table 5-3. Power Management Controller Memory Map
Address
Register
Bits
Access
Reset Value
Section/Page
PM 0x0000 PMC_MCR — Configuration register
32
R/W
0x9800_0000
PM 0x0004 PMC_TRIMR — Trimming register
32
R/W
0x0000_0006
PM 0x0008 PMC_SR — Status register
32
R/W
0x0200_0000
or
0x0600_0000
1
1
Reset value depends on whether RAM standby regulator switch reported a brownout condition.
Offset: PM 0x0000
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
LVRER LVREH LVRE50 LVRE33 LVREC LVREA
0
0
LVIER LVIEH LVIE50 LVIE33 LVIEC LVIEA
0
TLK
W
Reset
1
0
0
1
1
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 5-2. Configuration and Status Register (PMC_MCR)
Table 5-4. PMC_MCR Field Descriptions
Field
Description
0
LVRER
Reset-pin-supply low-voltage reset enable. This bit defines whether an LVD assertion on the supply of the I/O
segment that contains the reset pin will generate system reset or not.
0 Disabled. LVD assertion on the supply of the I/O segment that contains the reset pin does not cause system reset.
1 Enabled. LVD assertion on the supply of the I/O segment that contains the reset pin causes system reset.
1
LVREH
VDDEH low-voltage reset enable. This bit defines whether an LVD assertion on any monitored VDDEH supply will
generate system reset or not.
0 Disabled. LVD assertion on any monitored VDDEH supply does not cause system reset.
1 Enabled. LVD assertion on any monitored VDDEH supply causes system reset.
2
LVRE50
VDDREG low-voltage reset enable. This bit defines whether an LVD assertion on the VDDREG supply of the voltage
regulator will generate system reset or not.
0 Disabled. LVD assertion on the VDDREG supply of the voltage regulator does not cause system reset.
1 Enabled. LVD assertion on the VDDREG supply of the voltage regulator causes system reset.
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...