background image

 

ACCES I/O Products, Inc. 

MADE IN THE USA 

mPCIe-AIO16-16F Family Manual 

 

Rev 01 

 

Table 1 - Gain Codes 

GAIN2:0 

“gain code”

 

D2  D1  D0  Range  

Volts 

per pin

 

Range 
V p-p, MAX 

µV

/

Count

 

Differential rejection 

Notes 

±12 

49.15 

750 

 

The voltage range is shown as recommended max voltage per input 
pin. 
 
The recommendation is slightly narrower than max to allow 
calibration. 
 
The voltages that can be 

measured,

 between the + input and the 

 or 

COMMON inputs, are double: the ±12V range will return voltages 
b24V and -

24V, or “48V p

-

p”.

 

±5 

20.48 

312.5 

±5.12 

±2.5 

10.24 

156.3 

±7.68 

±1.25 

5.12 

75.13 

±8.96 

±0.625 

2.56 

39.06 

±9.60 

±0.3125 

1.28 

19.53 

±9.92 

±10 

40.96 

625 

 

Gain code 6 (110) is reserved and will result in undefined behavior 

 

ADC Advanced Sequencer Gain Control #2, 1C of 32-bit Memory BAR[1]Read/Write 32-bits only 

bit  D31  D30  D29  D28  D27  D26  D25  D24  D23  D22  D21  D20  D19  D18  D17  D16  D15  D14  D13  D12  D11  D10  D9  D8  D7  D6  D5  D4  D3  D2  D1  D0 

Name  RSV  AIN 15 GAIN2:0  RSV  AIN 14 GAIN2:0  RSV  AIN 13 GAIN2:0  RSV  AIN 12 GAIN2:0  RSV  AIN 11 GAIN2:0  RSV  AIN 10 GAIN2:0  RSV  AIN 9 GAIN2:0  RSV  AIN 8 GAIN2:0 

Each nybble configures the gain of the corresponding Analog Input channel ONLY when the ADC is running in Advanced Sequenced mode. 

 

ADC FIFO Almost Full IRQ Threshold, 20 of 32-bit Memory BAR[1]Read/Write 32-bits only 

bit  D31 through D12 

D11 through D0 

Name  UNUSED 

FAF  

FAF:  

Write any 12-bit value (0..4095) to set the amount of entries in the ADC FIFO allowed to accumulate before a FIFO Almost Full IRQ is fired. 

In Software ADC Start mode (ADC Rate Divisor (+10) cleared to zero) the FIFO is 32-bits wide, able to hold up to 4095 conversion results (+statuses). 
In all other ADC Start Modes the ADC FIFO is 64-bits wide, holds two ADC Conversions (+statuses) per FIFO entry and the FIFO thus holds 8190 conversion/status pairs.  Refer to 
the ADC FIFO (+30) register description for more details. 

 

ADC FIFO Count, 28 of 32-bit Memory BAR[1]Read-Only 32-bits only 

bit  D31 through D12 

D11 through D0 

Name  UNUSED 

FIFO Count 

FIFO Count:  

Read FIFO Count to determine how many entries the ADC FIFO contains.   

In Software ADC Start Mode (ADC Rate Divisor (+10) cleared to zero) the FIFO Count determines how many ADC Conversions (+statuses) are held in the FIFO.  Read the ADC FIFO 
this many times to gather the acquired ADC Data. 
In all other modes the FIFO Count reports the number of 

pairs

 of ADC Conversions are available in the FIFO.  Were you to read the data from the ADC FIFO (+30) you would read 

two 32-bit values per FIFO Count to gather the acquired data. However, in these modes it is generally best to let DMA transfer the FIFO data, which is performed at the native 
64-bit FIFO width. 

 

ADC FIFO Data, 30 of 32-bit Memory BAR[1]Read-Only 32-bits only 

bit  D31  

D30 

D29  D28  D27  D26  D25  D24  D23  D22 through D20  D19  D18 through D16  D15 through D0 

Name  INVALID=1 

RUNNING  UNUSED 

 

0 (“VALID”)

 

RSV 

RSV  RSV  RSV 

RSV 

RSV 

RSV 

RSV  Channel2:0 

RSV  Gain2:0 

ADC Counts (Two’s complement)

 

Summary of Contents for MPCIE-AIO16-16F Series

Page 1: ...www ACCES IO 10623 Roselle Street 800 326 1649 http acces io mPCIe AIO16 16F San Diego CA 92121 1506 USA sales accesio com MADE IN THE USA 16 ANALOG INPUT 4 ANALOG OUTPUT FOR MINI PCI EXPRESS HARDWARE MANUAL MODELS MPCIE AIO16 16F FAMILY ...

Page 2: ...ial Inputs 7 channel by channel programmable differential input ranges from 0 64V up to 24 576V Sustained sampling rates up to 1MHz 2Msps A D starts via software or periodic hardware timer Ease of use 16 bit 2MSPS complete data acquisition system High impedance 8 channel input 1 MΩ Four 16 bit analog outputs 5 per channel programmable ranges 0V to 5V 0V to 10V 2 5V 5V 10V Outputs Drive 10mA Guaran...

Page 3: ...5mm sizes Some computers may provide stand offs Please consult your computer manufacturer if it requires a different size The mPCIe standard like its PCI Mini Card predecessor was designed assuming use primarily in Laptop or Notebook and similar devices where physical dimension is often the paramount design constraint In Data Acquisition and Control applications low weight and vibration tolerance ...

Page 4: ...le in the FIFO 30 R ADC FIFO Data ADC FIFO 38 W R ADC Control ADAS3022 and ADC Control bits 44 W R DIO Data 2 bits of DIO Data 48 W R DIO Control Digital Secondary Function enable bits and direction control for each I O Group DIO 1 and DIO 0 68 R Revision FPGA code revision All these registers can be operated from any operating system using any programming language using either no driver at all ke...

Page 5: ... Write 32 bits only bit D31 through D24 D23 through D20 D19 through D16 D15 through D0 Name UNUSED C3 C2 C1 C0 A3 A2 A1 A0 16 bit DAC Counts 0 FFFF Please refer to the LTC1664 Data Sheet for details Consult the AIOAIO Software Reference or our sample programs source to avoid the hassle DAC_SetRange1 iBoard iChannel iRange DAC_OutputV iBoard iChannel double Voltage ADC Base Clock Offset C of 32 bit...

Page 6: ...ame UNUSED FAF FAF Write any 12 bit value 0 4095 to set the amount of entries in the ADC FIFO allowed to accumulate before a FIFO Almost Full IRQ is fired In Software ADC Start mode ADC Rate Divisor 10 cleared to zero the FIFO is 32 bits wide able to hold up to 4095 conversion results statuses In all other ADC Start Modes the ADC FIFO is 64 bits wide holds two ADC Conversions statuses per FIFO ent...

Page 7: ...ow to translate RAW format ADC data into Volts or skip the hassle and use our AIOAIO dll API Library ADC_GetImmediateV iBoard pVolts iChannel iRange ADC_GetImmediateScanV iBoard pVolts etc ADC Control Offset 38 of 32 bit Memory BAR 1 Read Write 32 bits only bit D31 through D19 D18 D17 D16 D15 D14 through D12 D11 D10 D9 through D7 D6 D5 D4 D3 D2 D1 D0 Name UNUSED RSV CONFIG GO RSV INx2 0 COM RSV Ga...

Page 8: ...ta BAR n Description 1 0 DMA Registers 3 2 I O Registers A NOTE ABOUT PERFORMANCE The PCI Express bus and the PCI Express Mini Card standard are capable of very high bandwidth but the latency per transaction is roughly the same as all the other busses it hasn t improved in decades This means you can expect to usually see a not less than 1MHz transaction rate Typical rates exceed 3MHz 0 3µs Unfortu...

Page 9: ...30mA from mPCIe Bus I O Interface Connectors On card Molex 501190 4017 40 pin latching Mating Molex 501189 4010 On cable Male D Sub Miniature 37 pin Mating Female D Sub Miniature 37 pin Model Options T Extended Temperature Operation 40 to 85 C I 4 20mA inputs PD Pseudo differential inputs Sxx Special configurations 10 50mA inputs input voltage dividers conformal coating etc CHAPTER 9 CERTIFICATION...

Page 10: ... give the unit model number serial number and a description of the failure symptom s We may suggest some simple tests to confirm the failure We will assign a Return Material Authorization RMA number which must appear on the outer label of the return package All units components should be properly packed for handling and returned with freight prepaid to the ACCES designated Service Center and will ...

Reviews: