25
CS42426
3.5.4.4
OLM Config #4
This One-Line Mode configuration can support up to 6 channels of DAC data on 2 DAC_SDIN pins, and
2 channels of ADC data and will handle up to 24-bit samples at a sampling frequency of 48 kHz on all
channels for both the DAC and ADC. The output data stream of the internal ADCs can be configured to
run at the DAC_SP clock speeds or to run at the ADC_SP rate. The DAC_SP and ADC_SP can operate at
different Fs rates.
Register / Bit Settings
Description
Functional Mode Register (addr = 03h)
Set DAC_FMx = 00,01,10
DAC_LRCK can run at SSM, DSM, or QSM independent of ADC_LRCK
Set ADC_FMx = 00,01,10
ADC_LRCK can run at SSM, DSM, or QSM independent of DAC_LRCK
Set ADC_CLK_SEL = 0 or 1
Configure ADC_SDOUT to be clocked from the ADC_SP or DAC_SP
clocks.
Interface Format Register (addr = 04h)
Set DIFx bits to proper serial format
Select the digital interface format when not in one line mode
Set ADC_OLx bits = 00
Set ADC operating mode to Not One Line Mode since only 2 channels of
ADC are supported
Set DAC_OLx bits = 00,01,10
Select DAC operating mode, see table below for valid combinations
Misc. Control Register (addr = 05h)
Set DAC_SP M/S = 0 or 1
Set DAC Serial Port to master mode or slave mode.
Set ADC_SP M/S = 0 or 1
Set ADC Serial Port to master mode or slave mode.
Set EXT ADC SCLK = 0
External ADCs are not used. Leave bit in default state.
DAC Mode
Not One Line Mode
One Line Mode #1
One Line Mode #2
ADC Mode
Not One
Line Mode
DAC_SCLK=64Fs/128Fs
DAC_LRCK=SSM/DSM/QSM
ADC_SCLK=64Fs/128Fs
ADC_LRCK=SSM/DSM/QSM
DAC_SCLK=128Fs
DAC_LRCK=SSM/DSM
ADC_SCLK=64Fs/128Fs
ADC_LRCK=SSM/DSM/QSM
DAC_SCLK=256Fs
DAC_LRCK=SSM
ADC_SCLK=64Fs/128Fs
ADC_LRCK=SSM/DSM/QSM
One Line
Mode #1
not valid
not valid
not valid
One Line
Mode #2
not valid
not valid
not valid
S CLK_P ORT1
LR CK _POR T1
S DIN _POR T1
S DIN _POR T2
SC LK_POR T2
LR CK _P OR T2
S DO UT1_POR T2
S DO UT2_POR T2
S DO UT3_POR T2
R MC K
A D CIN 1
A D CIN 2
64 Fs,128Fs, 256Fs
D IG ITA L A UD IO
P RO CESS OR
A DC _SC LK
A DC _LRC K
A DC _SD OU T
DA C _S CLK
D AC _LRC K
D AC _SD IN1
D AC _SD IN2
D AC _SD IN3
64Fs ,12 8Fs
MC LK
Figure 16. OLM Configuration #4
CS42426