ADSP-BF59x Blackfin Processor Hardware Reference
12-41
Two Wire Interface Controller
•
Receive FIFO service
(
RCVSERV
)
If
RCVINTLEN
in the
TWI_FIFO_CTL
register is 0, this bit is set each
time the
RCVSTAT
field in the
TWI_FIFO_STAT
register is updated to
either 01 or 11. If
RCVINTLEN
is 1, this bit is set each time
RCVSTAT
is updated to or 11.
[0] No errors have been detected.
[1] The FIFO does not require servicing or the
RCVSTAT
field has
not changed since this bit was last cleared.
•
Transmit FIFO service
(
XMTSERV
)
If
XMTINTLEN
in the
TWI_FIFO_CTL
register is 0, this bit is set each
time the
XMTSTAT
field in the
TWI_FIFO_STAT
register is updated to
either 01 or 00. If
XMTINTLEN
is 1, this bit is set each time
XMTSTAT
is updated to 00.
[0] FIFO does not require servicing or
XMTSTAT
field has not
changed since this bit was last cleared.
[1] The transmit FIFO buffer has one or two 8-bit locations avail-
able to be written.
•
Master transfer error
(
MERR
)
[0] No errors have been detected.
[1] A master error has occurred. The conditions surrounding the
error are indicated by the master status register (
TWI_MASTER_STAT
).
•
Master transfer complete
(
MCOMP
)
[0] The completion of a transfer has not been detected.
[1] The initiated master transfer has completed. In the absence of a
repeat start, the bus has been released.
Summary of Contents for ADSP-BF59x Blackfin
Page 64: ...Development Tools 1 22 ADSP BF59x Blackfin Processor Hardware Reference...
Page 74: ...Processor Specific MMRs 2 10 ADSP BF59x Blackfin Processor Hardware Reference...
Page 244: ...Programming Examples 6 40 ADSP BF59x Blackfin Processor Hardware Reference...
Page 700: ...Programming Examples 16 78 ADSP BF59x Blackfin Processor Hardware Reference...
Page 738: ...Boundary Scan Architecture B 8 ADSP BF59x Blackfin Processor Hardware Reference...