Document type:
Title:
Revision date:
Revision:
User's Manual (MUT)
Mod. V1724 8 Channel 14bit - 100MS/s Digitizer
06/11/2007
7
NPO:
Filename:
Number of pages:
Page:
00103/05:V1724x.MUTx/07 V1724_REV7.DOC
63
49
Table 4.2: ROM Address Map for the Model V1724
Description
Address Content
checksum
0xF000
0xA4
checksum_length2 0xF004 0x00
checksum_length1 0xF008 0x00
checksum_length0 0xF00C 0x20
constant2 0xF010
0x83
constant1 0xF014
0x84
constant0 0xF018
0x01
c_code 0xF01C
0x43
r_code 0xF020
0x52
oui2 0xF024
0x00
oui1 0xF028
0x40
oui0 0xF02C
0xE6
vers 0xF030
V1724LC : 0x10
V1724, VX1724: 0x11
V1724B, VX1724B: 0x40
V1724C, VX1724C: 0x12
V1724D, VX1724D: 0x41
V1724E, VX1724E: 0x42
V1724F, VX1724F: 0x43
board2 0xF034
V1724: 0x00
VX1724: 0x01
board1 0xF038
0x06
board0 0xF03C
0xBC
revis3 0xF040
0x00
revis2 0xF044
0x00
revis1 0xF048
0x00
revis0 0xF04C
0x01
sernum1 0xF080
0x00
sernum0 0xF084
0x16
These data are written into one Flash page; at Power ON the Flash content is loaded
into the Configuration RAM, where it is available for readout.
4.3.
Channel n ZS_THRES (0x1n24; r/w)
Bit
Function
[31]
0 = Positive Logic
1 = Negative Logic
[30]
Threshold Weight (used in “Full Suppression based on the integral”
only)
0 = Fine threshold step (Threshold = ZS_THRES[29:0])
1 = Coarse threshold step (Threshold = ZS_THRES[29:0] * 64)
[29:0]
With “Full Suppression based on the integral”, the 30 LSB value
represents the value (depending on bit 30) to be compared with sum
of the samples which compose the event, and see if it is over/under
threshold (depending on the used logic).
With “Full Suppression based on the amplitude”, the 14 LSB
represent the value to be compared with each sample of the event;
and see if it is over/unedr threshold (depending on the used logic).
With “Zero Length Encoding”, the 14 LSB represent the value to be
compared with each sample of the event, and see if it is “good” or
“skip” type. (see § 3.4 and § 4.12)