THCV242_ Rev.2.00_E
Copyright
©
2019 THine Electronics, Inc. THine Electronics, Inc.
33/53
Security E
MIPI output setting
Setting of MIPI output can be configurable by 2-wire access to internal register.
Table 20.
MIPI output setting 1/2
Address
bit
R/W
Initial
0x1600
[7:5]
-
3'b000
[4:0]
R/W
5'h00
0x1602
[7:0]
R/W
8'b1110_0100
0x1603
[7:1]
-
7'h00
[1:0]
R/W
2'b00
0x1605
[7]
-
1'b0
[6:0]
R/W
7'b0101_011
Register Name
Description
-
Reserved
R_ANALOG
[4] MIPI Power Down
0: Power Down
1: Normal operation
[3] MIPI Soft Reset
0: Reset
1: Normal operation
[2] ReservedL: Must be set 0
[1] ReservedH: Must be set 1
[0] ReservedL: Must be set 0
R_TX_LANE_SEL0
MIPI Tx Lane assignment select (SWAP)
[7:6]Lane3, [5:4]Lane2, [3:2]Lane1,
[1:0]Lane0
2'b00:1st Byte output
2'b01:2nd Byte output
2'b10:3rd Byte output
2'b11:4th Byte output
*On 2port output configuration, 3rd and 4th
Byte are 2nd PORT1
*On 2port 1lane output configuration, 1st and
3rd Byte are used
-
Reserved
R_TX_LANE_SEL1
MIPI 2port output 2nd PORT1 select
(Select 3rd Byte assigned 2nd PORT1 TX lane)
-
Reserved
R_LANE_EN
[6:5] MIPI Data lane Enable
[6] Data PORT1 / 0:OFF, 1:ON
[5] Data PORT0 / 0:OFF, 1:ON
[4:3] MIPI CLK lane Enable
[4] CLK lane1 / 0:OFF, 1:ON
[3] CLK lane0 / 0:OFF, 1:ON
[2:0] MIPI Configuration
3'b000:1PORT1LANE
3'b001:1PORT2LANE
3'b010:Reserved
3'b011:1PORT4LANE
3'b100:2PORT1LANE
3'b101:2PORT2LANE
3'b110:Reserved
3'b111:Reserved