THCV242_ Rev.2.00_E
Copyright
©
2019 THine Electronics, Inc. THine Electronics, Inc.
30/53
Security E
Table 2 PLL setting
PLL setting must fulfill below frequency ratio rule.
Table 3 PLL frequency ratio rule
Below Table is Look Up Table example for typical cases.
Table 4 PLL setting Look Up Table example
bit
Register Name
width
R/W
init
Description
0x10 21
[7:0]
R_PLL_SETTING[47:40]
8
R/W
8'h0
PLL setting value, Feedback Divider value (integer part)
0x10 22
[7:3]
R_PLL_SETTING[39:35]
5
-
5'h0
PLL setting value (Must be set 0)
0x10 22
[2:0]
R_PLL_SETTING[34:32]
3
R/W
3'h0
PLL setting value, Reference Divider value
0x10 23
[7]
R_PLL_SETTING[31]
1
-
1'h0
PLL setting value (Must be set 0)
0x10 23
[6:4]
R_PLL_SETTING[30:28]
3
R/W
3'h0
PLL setting value, OutDiv1 (OutDiv1 must be >= OutDiv2)
0x10 23
[3]
R_PLL_SETTING[27]
1
-
1'h0
PLL setting value (Must be set 0)
0x10 23
[2:0]
R_PLL_SETTING[26:24]
3
R/W
3'h0
PLL setting value, OutDiv2 (OutDiv1 must be >= OutDiv2)
0x10 24
[7:0]
R_PLL_SETTING[23:16]
8
R/W
8'h0
PLL setting value, Feedback Divider value (decimal part MSB)
0x10 25
[7:0]
R_PLL_SETTING[15:8]
8
R/W
8'h0
PLL setting value, Feedback Divider value (decimal part)
0x10 26
[7:0]
R_PLL_SETTING[7:0]
8
R/W
8'h0
PLL setting value, Feedback Divider value (decimal part LSB)
Adr
MPRF
1*[Main-Link input lane#]*4*8
/ [MIPI output lane#]
RGB888
3/4*[Main-Link input lane#]*4*8
/ [MIPI output lane#]
YUV422 Normal
2/4*[Main-Link input lane#]*4*8
/ [MIPI output lane#]
YUV422 Demux
1*[Main-Link input lane#]*4*8
/ [MIPI output lane#]
RAW8 Normal
2/4*[Main-Link input lane#]*4*8
/ [MIPI output lane#]
RAW8 Demux
1*[Main-Link input lane#]*4*8
/ [MIPI output lane#]
RAW10 Normal
10/32*[Main-Link input lane#]*4*8
/ [MIPI output lane#]
RAW10 Demux
20/32*[Main-Link input lane#]*4*8
/ [MIPI output lane#]
RAW12 Normal
12/32*[Main-Link input lane#]*4*8
/ [MIPI output lane#]
RAW12 Demux
24/32*[Main-Link input lane#]*4*8
/ [MIPI output lane#]
[F(MIPI output)] / [F(Main-Link input)]
frequency ratio
Format
index condition
Main-Link input
MIPI output
Distribution
F(MLINK in)
F(VCO)
F(MIPI out)
PLL[47:40]
PLL[39:32]
PLL[31:24]
PLL[23:16]
PLL[15:8]
PLL[7:0]
1
off
18.5625
1188
594
0x40
0x01
0x21
0x00
0x00
0x00
3
720p30fps YUV422
750Mbps 1lane MPRF
600Mbps x1lane
off
18.75
1200
600
0x40
0x01
0x21
0x00
0x00
0x00
4
720p60fps RAW
off
27.84375
891
445.5
0x20
0x01
0x21
0x00
0x00
0x00
5
1080p30fps RAW
off
27.84375
891
445.5
0x20
0x01
0x21
0x00
0x00
0x00
6
720p60fps YUV422
off
37.125
1188
594
0x20
0x01
0x21
0x00
0x00
0x00
7
1080p30fps YUV422
off
37.125
1188
594
0x20
0x01
0x21
0x00
0x00
0x00
8
720p60fps YUV422
1.485Gbps 1lane MPRF
594Mbps x2lane x2
on
37.125
1188
594
0x20
0x01
0x21
0x00
0x00
0x00
9
720p120fps RAW
off
55.6875
891
891
0x20
0x02
0x11
0x00
0x00
0x00
10
1080p60fps RAW
off
55.6875
891
891
0x20
0x02
0x11
0x00
0x00
0x00
11
720p120fps YUV422
off
74.25
1188
594
0x20
0x02
0x21
0x00
0x00
0x00
12
1080p60fps YUV422
off
74.25
1188
594
0x20
0x02
0x21
0x00
0x00
0x00
13
off
55.6875
891
891
0x20
0x02
0x11
0x00
0x00
0x00
15
off
24.75
594
594
0x18
0x01
0x11
0x00
0x00
0x00
17
720p30fps YUV422
1.6Gbps 1lane YUV422 Normal
640Mbps x1lane
off
40
640
640
0x20
0x02
0x11
0x00
0x00
0x00
18
720p60fps RAW
off
37.125
891
445.5
0x30
0x02
0x21
0x00
0x00
0x00
19
1080p30fps RAW
off
37.125
891
445.5
0x30
0x02
0x21
0x00
0x00
0x00
20
720p60fps YUV422
off
74.25
1188
594
0x20
0x02
0x21
0x00
0x00
0x00
21
1080p30fps YUV422
off
74.25
1188
594
0x20
0x02
0x21
0x00
0x00
0x00
720p30fps RAW
742.5Mbps 1lane MPRF
594Mbps x1lane
1.114Gbps 1lane MPRF
445.5Mbps x2lane
1.485Gbps 1lane MPRF
594Mbps x2lane
2.2275Gbps 1lane MPRF
891Mbps x2lane
2.97Gbps 1lane MPRF
594Mbps x4lane
1080p120fps RAW
2.2275Gbps 2lane MPRF
891Mbps x4lane
720p30fps RAW
990Mbps 1lane RAW12 Demux
594Mbps x1lane
1.485Gbps 1lane RAW12 Demux 445.5Mbps x2lane
2.97Gbps 1lane YUV422 Normal 594Mbps x2lane