Preface
xii
Copyright © 2002, 2003 ARM Limited. All rights reserved.
ARM DDI 0275D
Timing diagrams
This manual contains one or more timing diagrams. The figure named
explains the components used in these diagrams. When variations
occur they have clear labels. You must not assume any timing information that is not
explicit in the diagrams.
Key to timing diagram conventions
Signal naming
The level of an asserted signal depends on whether the signal is active-HIGH or
active-LOW. Asserted means HIGH for active-HIGH signals and LOW for active-LOW
signals:
Prefix A
Denotes
Advanced eXtensible Interface
(AXI) global and address
channel signals.
Prefix B
Denotes AXI write response channel signals.
Prefix C
Denotes AXI low-power interface signals.
Prefix H
Denotes
Advanced High-performance Bus
(AHB) signals.
Prefix n
Denotes Active-LOW signals except in the case of AHB or
Advanced
Peripheral Bus
APB reset signals. These are named
HRESETn
and
PRESETn
respectively.
Prefix P
Denotes an APB signal.
Prefix R
Denotes AXI read channel signals.
Prefix W
Denotes AXI write channel signals.
Clock
HIGH to LOW
Transient
HIGH/LOW to HIGH
Bus stable
Bus to high impedance
Bus change
High impedance to stable bus
Summary of Contents for ETB11
Page 6: ...List of Tables vi Copyright 2002 2003 ARM Limited All rights reserved ARM DDI 0275D ...
Page 8: ...List of Figures viii Copyright 2002 2003 ARM Limited All rights reserved ARM DDI 0275D ...
Page 46: ...Functional Description 2 26 Copyright 2002 2003 ARM Limited All rights reserved ARM DDI 0275D ...
Page 70: ...Signal Descriptions A 6 Copyright 2002 2003 ARM Limited All rights reserved ARM DDI 0275D ...
Page 78: ...Glossary Glossary 4 Copyright 2002 2003 ARM Limited All rights reserved ARM DDI 0275D ...