Embedded Solutions
Page 16 of 37
BIS3_IO_DIR
[$14] BiSerial III Direction Port read/write
Direction Control Port
DATA BIT
DESCRIPTION
31-0
Parallel Port Direction Control bits
FIGURE 7
PMC BISERIAL-III SDLC DIRECTION CONTROL PORT
When set (
‘1’) the corresponding bit in the parallel port is a transmitter. When cleared
(
‘0’) the corresponding bit is a receiver. The corresponding Mux control bits must also
be configured for parallel port.
BIS3_IO_TERM
[$18] BiSerial III Termination Port read/write
Termination Control Port
DATA BIT
DESCRIPTION
31-0
Parallel Port Termination Control bits
FIGURE 8
PMC BISERIAL-III SDLC TERMINATION CONTROL PORT
When set (
‘1’) the corresponding I/O line will be terminated. When cleared (‘0’) the
corresponding I/O line is not terminated. These bits are independent of the Mux control
definitions. When a bit is set to be terminated; the analog switch associated with that
bit is closed to create a parallel termination of approximately 100 Ω. In most systems
the receiving side is terminated, and the transmitting side is not. The drivers can
handle termination on both ends.