Embedded Solutions
Page 14 of 37
Register Definitions
BIS3_BASE
[$00] BiSerial III Base Control Register Port read/write
Base Control Register
DATA BIT
DESCRIPTION
31-4
Spare
3
I2O CLR
2
I2O EN
1
Interrupt Set
0
Interrupt Enable Master
FIGURE 4
PMC BISERIAL-III SDLC BASE CONTROL REGISTER BIT MAP
All bits are active high and are reset on power-up or reset command.
Interrupt Enable Master
: When '1' allows interrupts generated by the
PMC-BiSerial-III-SDLC to be driven onto the carrier (INTA). When '0' the interrupts can
be individually enabled and used for status without driving the backplane. Polled
operation can be performed in this mode.
Interrupt Set
: When '1' and the Master is enabled, this bit forces an interrupt request.
This feature is useful for testing and software development.
I2O EN
: W
hen ‘1’ allows the I2O interrupts to be activated. Interrupt requests are
routed to the address stored in the I2O Address Register (I2OAR).
When ‘0’ the I2O
function is disabled.
I2O CLR
: W
hen ‘1’ this bit will cause the current data stored in the I2O collection
register to be cleared. It is recommended that this register clear bit be used
immediately before enabling I2O operation to prevent previously stored events from
causing interrupts.