C8051T620/1/6/7 & C8051T320/1/2/3
108
Rev. 1.2
SFR Address = 0xE7
SFR Definition 17.5. EIE2: Extended Interrupt Enable 2
Bit
7
6
5
4
3
2
1
0
Name
Reserved
EMAT
Reserved
ES1
EVBUS
Type
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
0
Bit
Name
Function
7:3
Unused
Read = 0000b, Write = Don't Care.
4
Reserved Must write 0b.
3
EMAT
Enable Port Match Interrupts.
This bit sets the masking of the Port Match Event interrupt.
0: Disable all Port Match interrupts.
1: Enable interrupt requests generated by a Port Match.
2
Reserved Must write 0b.
1
ES1
Enable UART1 Interrupt.
This bit sets the masking of the UART1 interrupt.
0: Disable UART1 interrupt.
1: Enable UART1 interrupt.
0
EVBUS
Enable VBUS Level Interrupt.
This bit sets the masking of the VBUS interrupt.
0: Disable all VBUS interrupts.
1: Enable interrupt requests generated by VBUS level sense.