AXI Bridge for PCI Express v2.4
23
PG055 June 4, 2014
Chapter 2:
Product Specification
G4
C_INCLUDE_BAROFFSET_REG
,
,
,
,
,
If G4 = 0, then G10, G14, G18, G22,
G26 and G30 have no meaning. The
number of registers included is set
by G6.
G5
C_SUPPORTS_NARROW_
BURST
G6
C_AXIBAR_NUM
,
-
If G6 = 1, then G7 - G10 are enabled.
If G6 = 2, then G7 - G14 are enabled.
If G6 = 3, then G7 - G18 are enabled.
If G6 = 4, then G7 - G22 are enabled.
If G6 = 5, then G7 - G26 are enabled.
If G6 = 6, then G7 - G30 are enabled.
G7
C_AXIBAR_0
,
G7 and G8 define the range in AXI
memory space that is responded to
by this device (AXIBAR)
G8
C_AXIBAR_HIGHADDR_0
,
G7 and G8 define the range in AXI
memory space that is responded to
by this device (AXIBAR)
G9
C_AXIBAR_AS_0
G10
C_AXIBAR2PCIEBAR_0
,
Meaningful when G4 = 1.
G11
C_AXIBAR_1
G11 and G12 define the range in
AXI-memory space that is responded
to by this device (AXIBAR)
G12
C_AXIBAR_HIGHADDR_1
,
G11 and G12 define the range in
AXI-memory space that is responded
to by this device (AXIBAR)
G13
C_AXIBAR_AS_1
G14
C_AXIBAR2PCIEBAR_1
,
Meaningful when G4 = 1.
G15
C_AXIBAR_2
G15 and G16 define the range in
AXI-memory space that is responded
to by this device (AXIBAR)
G16
C_AXIBAR_HIGHADDR_2
,
G15 and G16 define the range in
AXI-memory space that is responded
to by this device (AXIBAR)
G17
C_AXIBAR_AS_2
G18
C_AXIBAR2PCIEBAR_2
,
Meaningful when G4 = 1.
G19
C_AXIBAR_3
G19 and G20 define the range in
AXI-memory space that is responded
to by this device (AXIBAR)
G20
C_AXIBAR_HIGHADDR_3
,
G19 and G20 define the range in
AXI-memory space that is responded
to by this device (AXIBAR)
Table 2-5:
Parameter Dependencies
(Cont’d)
Generic
Parameter
Affects
Depends
Description