Bits
Register Description
Reset
Value
Access
[8]
When set, indicates a parity error was detected on the TX to
Configuration Space bus interface
0
RW1CS
[7]
When set, indicates a parity error was detected in a TX TLP and
the TLP is not sent.
0
RW1CS
[6]
When set, indicates that the Application Layer has detected an
uncorrectable internal error.
0
RW1CS
[5]
When set, indicates a configuration error has been detected in
CvP mode which is reported as uncorrectable. This bit is set
whenever a
CVP_CONFIG_ERROR
rises while in
CVP_MODE
.
0
RW1CS
[4]
When set, indicates a parity error was detected by the TX Data
Link Layer.
0
RW1CS
[3]
When set, indicates a parity error has been detected on the RX
to Configuration Space bus interface.
0
RW1CS
[2]
When set, indicates a parity error was detected at input to the
RX Buffer.
0
RW1CS
[1]
When set, indicates a retry buffer uncorrectable ECC error.
0
RW1CS
[0]
When set, indicates a RX buffer uncorrectable ECC error.
0
RW1CS
Related Information
PCI Express Base Specification 3.0
Correctable Internal Error Mask Register
Table 7-13: Correctable Internal Error Mask Register
The
Correctable Internal Error Mask
register controls which errors are forwarded as Internal Correctable
Errors. This register is for debug only.
Bits
Register Description
Reset Value
Access
[31:7]
Reserved.
0
RO
[6]
Mask for Corrected Internal Error reported by the Application
Layer.
1
RWS
[5]
Mask for configuration error detected in CvP mode.
0
RWS
7-14
Correctable Internal Error Mask Register
UG-01145_avmm_dma
2015.11.02
Altera Corporation
Registers
Send Feedback