Bits
Register Description
Reset Value
Access
[4:2]
Reserved.
0
RO
[1]
Mask for retry buffer correctable ECC error.
1
RWS
[0]
Mask for RX Buffer correctable ECC error.
1
RWS
Correctable Internal Error Status Register
Table 7-14: Correctable Internal Error Status Register
The
Correctable Internal Error Status
register reports the status of the internally checked errors that are
correctable. When these specific errors are enabled by the
Correctable Internal Error Mask
register, they are
forwarded as Correctable Internal Errors as defined in the
PCI Express Base Specification 3.0
. This register is for
debug only. Only use this register to observe behavior, not to drive logic custom logic.
Bits
Register Description
Reset
Value
Access
[31:7]
Reserved.
0
RO
[6]
Corrected Internal Error reported by the Application Layer.
0
RW1CS
[5]
When set, indicates a configuration error has been detected
in CvP mode which is reported as correctable. This bit is set
whenever a
CVP_CONFIG_ERROR
occurs while in
CVP_MODE
.
0
RW1CS
[4:2]
Reserved.
0
RO
[1]
When set, the retry buffer correctable ECC error status
indicates an error.
0
RW1CS
[0]
When set, the RX buffer correctable ECC error status
indicates an error.
0
RW1CS
Related Information
PCI Express Base Specification 3.0
DMA Descriptor Controller Registers
The DMA Descriptor Controller manages Read and Write DMA operations. The Descriptor Controller
supports up to 128 descriptors for read and write DMAs. Host software running on an embedded CPU
programs the Descriptor Controller internal registers with the location and size of the descriptor table
residing in the PCI Express main memory. The DMA Descriptor Controller instructs the Read DMA to
copy the table to its own internal FIFO. When the DMA Descriptor Controller is instantiated as a separate
component, it drives table entries on the
RdDmaRxData_i[159:0]
and
WrDmaRxData_i[159:0]
buses.
UG-01145_avmm_dma
2015.11.02
Correctable Internal Error Status Register
7-15
Registers
Altera Corporation
Send Feedback