Table 4-112 TRACE_PAD_CTRL1 Register bit assignments (continued)
Bits
Name
Type
Function
[3:2]
-
-
Reserved.
[1:0]
IO_DS_TRACE_CLK_A
RW
Drive strength control of trace port output pad
TRACE_CLK_A:
0b00
: 2mA.
0b01
: 8mA.
0b10
: 4mA.
0b11
: 12mA.
Reset value
0b01
.
4.5.82
IOFPGA_TMIF_PAD_CTRL Register
The IOFPGA_TMIF_PAD_CTRL Register characteristics are:
Purpose
Controls the drive strengths and slew rates of IOFPGA AXI TMIF output pads.
Usage constraints
There are no usage constraints.
Configurations
Available in all N1 board configurations.
Memory offset and full register reset value
See
4.5.1 Serial Configuration Control registers summary
The following table shows the IOFPGA_TMIF_PAD_CTRL Register bit assignments.
Table 4-113 IOFPGA_TMIF_PAD_CTRL Register bit assignments
Bits
Name
Type
Function
[31:21] -
-
Reserved.
[20]
IO_SR_IOFPGA_AXI_TMIF_CLK
RW
Slew rate control of IOFPGA AXI TMIF
output pad IOFPGA_TMIF_CLK_O:
0b0
: Fast.
0b1
: Slow.
Reset value
0b1
.
[19:18] -
-
Reserved.
[17:16] IO_DS_IOFPGA_AXI_TMIF_CLK
RW
Drive strength control of IOFPGA AXI TMIF
output pad IOFPGA_TMIF_CLK_O:
0b00
: 2mA.
0b01
: 8mA.
0b10
: 4mA.
0b11
: 12mA.
Reset value
0b01
.
4 Programmers model
4.5 Serial Configuration Control registers
101489_0000_02_en
Copyright © 2019, 2020 Arm Limited or its affiliates. All rights
reserved.
4-188
Non-Confidential - Beta