Coprocessor Interface
Copyright © ARM Limited 2000. All rights reserved.
7-9
the condition codes pass, and therefore, the instruction is to be executed, then the
CPPASS signal is driven HIGH and the CHSDE[1:0] handshake bus is examined. It is
ignored in all other cases.
For any successive Execute cycles the CHSEX[1:0] handshake bus is examined. When
the LAST condition is observed, the instruction is committed. In the case of an
MCR
, the
CPDOUT[31:0] bus is driven with the registered data during the coprocessor Write
stage. In the case of an
MRC
, CPDIN[31:0] is sampled at the end of the ARM9E-S core
Memory stage and written to the destination register during the next cycle.
Summary of Contents for ARM946E-S
Page 1: ...ARM DDI 0155A ARM946E S Technical Reference Manual ...
Page 6: ...vi Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A 04 Limited Confidential ...
Page 54: ...Programmer s Model 2 34 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 70: ...Caches 3 16 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 78: ...Protection Unit 4 8 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 112: ...Coprocessor Interface 7 14 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...