viii
Copyright © ARM Limited 2000. All rights reserved.
ARM DDI 0155A
Table 2-22
Protection region/base size register format ........................................ 2-26
Table 2-23
Tightly-coupled memory area size encoding ...................................... 2-27
Table 2-24
Register 15, BIST instructions ............................................................ 2-29
Table 2-25
Register 15, implementation-specific BIST instructions ..................... 2-29
Table 2-26
Test state register bit assignments .................................................... 2-30
Table 2-27
Additional operations ......................................................................... 2-31
Table 2-28
Index fields for supported cache sizes ............................................... 2-33
Table 3-1
TAG and index fields for supported cache sizes .................................. 3-4
Table 3-2
Meaning of Cd bit values ...................................................................... 3-9
Table 3-3
Calculating index addresses............................................................... 3-11
Table 4-1 Protection
register
format ..................................................................... 4-3
Table 4-2
Region size encoding ........................................................................... 4-4
Table 6-1
Supported burst types .......................................................................... 6-4
Table 6-2
Data write modes................................................................................ 6-12
Table 7-1
Handshake encoding............................................................................ 7-7
Table 8-1
Public instructions................................................................................. 8-9
Table 8-2
ARM946E-S scan chain allocations ................................................... 8-12
Table 8-3
Scan chain 1 bits ................................................................................ 8-13
Table 8-4
Scan chain 15 addressing mode bit order .......................................... 8-14
Table 8-5
Mapping of scan chain 15 address field to CP15 registers ................ 8-14
Table 8-6
Coprocessor 14 register map ............................................................. 8-29
Table 10-1
Instruction BIST address and general registers ................................. 10-7
Table 10-2
Data BIST address and general registers .......................................... 10-7
Table A-1
Timing parameter definitions .............................................................. A-9
Table B-1
Clock interface signals ......................................................................... B-3
Table B-2
AHB signals ......................................................................................... B-4
Table B-3
Coprocessor interface signals ............................................................. B-6
Table B-4
Debug signals ...................................................................................... B-8
Table B-5
JTAG signals ..................................................................................... B-10
Table B-6
Miscellaneous signals ........................................................................ B-11
Table B-7
ETM interface signals ........................................................................ B-12
Table B-8
INTEST wrapper signals .................................................................... B-14
Summary of Contents for ARM946E-S
Page 1: ...ARM DDI 0155A ARM946E S Technical Reference Manual ...
Page 6: ...vi Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A 04 Limited Confidential ...
Page 54: ...Programmer s Model 2 34 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 70: ...Caches 3 16 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 78: ...Protection Unit 4 8 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 112: ...Coprocessor Interface 7 14 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...