Signal Descriptions
Copyright © ARM Limited 2000. All rights reserved.
B-5
HRESP[1:0]
Transfer response
Input
The transfer response from the selected slave
provides additional information on the status of the
transfer. The response can be OKAY (00), ERROR
(01), RETRY (10), or SPLIT (11).
HSIZE[2:0]
Transfer size
Output
Indicates the size of an ARM946E-S transfer. This
can be Byte (000), Halfword (001), or Word (010).
Bit [2] is tied LOW.
HTRANS[1:0]
Transfer type
Output
Indicates the type of ARM946E-S transfer. This can
be IDLE (00), NONSEQ (10), or SEQ (11).
HWDATA[31:0]
Write data bus
Output
The 32-bit write data bus transfers data from the
ARM946E-S to a selected bus slave during write
operations.
HWRITE
Transfer direction
Output
When HIGH indicates a write transfer. When LOW
indicates a read transfer.
Table B-2 AHB signals (continued)
Name
Direction
Description
Summary of Contents for ARM946E-S
Page 1: ...ARM DDI 0155A ARM946E S Technical Reference Manual ...
Page 6: ...vi Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A 04 Limited Confidential ...
Page 54: ...Programmer s Model 2 34 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 70: ...Caches 3 16 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 78: ...Protection Unit 4 8 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 112: ...Coprocessor Interface 7 14 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...