Debug Support
8-26
Copyright © ARM Limited 2000. All rights reserved.
8.9
Overview of EmbeddedICE-RT
The ARM9E-S EmbeddedICE-RT logic provides integrated on-chip debug support for
the ARM9E-S core within the ARM946E-S.
EmbeddedICE-RT is programmed serially using the ARM9E-S TAP controller. Figure
8-10 illustrates the relationship between the core, EmbeddedICE-RT, and the TAP
controller, showing only the signals that are pertinent to EmbeddedICE-RT.
Figure 8-10 The ARM9E-S, TAP controller, and EmbeddedICE-RT
The EmbeddedICE-RT logic comprises:
•
two real-time watchpoint units
•
two independent registers:
—
the debug control register
—
the debug status register
•
debug comms channel.
TAP
EmbeddedICE-RT
ARM9E-S
DBGTCKEN
DBGTMS
DBGTDI
DBGTDO
CLK
DBGIEBKPT
EDBGRQ
DBGACK
DBGEN
DBGRNG[1:0]
DBGEXT[1:0]
DBGCOMMRX
DBGCOMMTX
DBGDEWPT
DBGnTRST
Summary of Contents for ARM946E-S
Page 1: ...ARM DDI 0155A ARM946E S Technical Reference Manual ...
Page 6: ...vi Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A 04 Limited Confidential ...
Page 54: ...Programmer s Model 2 34 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 70: ...Caches 3 16 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 78: ...Protection Unit 4 8 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 112: ...Coprocessor Interface 7 14 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...