Programmer’s Model
Copyright © ARM Limited 2000. All rights reserved.
2-5
2.3.1
Accessing CP15 registers
Table 2-2 shows the terms and abbreviations used in this section.
In all cases, reading from, or writing any data values to any CP15 registers, including
those fields specified as unpredictable or should be zero, does not cause any permanent
damage.
All CP15 register bits that are defined and contain state, are set to zero by HRESETn
except V-Bit in register 1, that takes the value of macrocell input VINITHI when
HRESETn is asserted.
15
RAM and TAG BIST test
a
RAM and TAG BIST test
a
15
Test state
a
Test state
a
15
Cache debug index
a
Cache debug index
a
a.Register location provides access to more than one register. The register ac-
cessed depends on the value of the
opcode_2
or
CRm
field. See the register
description for details.
b.Separate registers for instruction and data. See the register description for
details.
Table 2-1 CP15 register map (continued)
Register
Read
Write
Table 2-2 CP15 abbreviations
Term
Abbreviation
Description
Unpredictable
UNP
For reads, the data returned when reading from this
location is unpredictable. It can have any value.
For writes, writing to this location causes unpredictable
behavior, or an unpredictable change in device
configuration.
Undefined
UND
An instruction that accesses CP15 in the manner
indicated takes the undefined instruction trap.
Should be zero
SBZ
When writing to this location, all bits of this field
should be 0.
Should be one
SBO
When writing to this location, all bits of this field
should be 1.
Summary of Contents for ARM946E-S
Page 1: ...ARM DDI 0155A ARM946E S Technical Reference Manual ...
Page 6: ...vi Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A 04 Limited Confidential ...
Page 54: ...Programmer s Model 2 34 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 70: ...Caches 3 16 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 78: ...Protection Unit 4 8 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...
Page 112: ...Coprocessor Interface 7 14 Copyright ARM Limited 2000 All rights reserved ARM DDI 0155A ...