376
2467S–AVR–07/09
ATmega128
9.
Added note under
“Filling the Temporary Buffer (Page Loading)” on page 280
about
writing to the EEPROM during an SPM Page load.
10. Removed ADHSM completely.
11. Added section
“EEPROM Write During Power-down Sleep Mode” on page 25
.
“Packaging Information” on page 369
Rev. 2467G-09/02
1.
Changed the Endurance on the Flash to 10,000 Write/Erase Cycles.
Rev. 2467F-09/02
1. Added 64-pad QFN/MLF Package and updated
“Ordering Information” on page 368
2.
Added the section
“Using all Locations of External Memory Smaller than 64 KB” on
.
3.
Added the section
“Default Clock Source” on page 38
4.
Renamed SPMCR to SPMCSR in entire document.
5.
When using external clock there are some limitations regards to change of frequency.
This is descried in
and
.
6.
Added a sub section regarding OCD-system and power consumption in the section
“Minimizing Power Consumption” on page 48
.
7.
Corrected typo (WGM-bit setting) for:
(Timer/Counter0).
“Phase Correct PWM Mode” on page 101
(Timer/Counter0).
(Timer/Counter2).
“Phase Correct PWM Mode” on page 153
(Timer/Counter2).
8.
Corrected
(USART).
9.
Corrected
(Boundary-Scan)
“DC Characteristics” on page 318
.
Rev. 2467E-04/02
1. Updated the Characterization Data in Section
“Typical Characteristics” on page 333
.
2.
Updated the following tables:
,
and Table 136 on page 328.
3.
Updated Description of OSCCAL Calibration Byte.
In the data sheet, it was not explained how to take advantage of the calibration bytes for 2,
4, and 8 MHz Oscillator selections. This is now added in the following sections:
“Oscillator Calibration Register – OSCCAL” on page 42
and
.