xxii
Table 8-2.
Fault Control Bits and Masks ............................................................................. 8-16
Table 9-1.
src/dst Encoding .................................................................................................. 9-7
Table 9-2.
Configuring the Data Address Breakpoint (DAB) Registers................................ 9-8
Table 9-3.
Programming the Data Address Breakpoint (DAB) Modes.................................. 9-8
Table 9-4.
Instruction Breakpoint Modes ............................................................................ 9-11
Table 9-5.
Tracing on Explicit Call ...................................................................................... 9-13
Table 9-6.
Tracing on Implicit Call ...................................................................................... 9-14
Table 9-7.
Tracing on Return from Explicit Call .................................................................. 9-15
Table 9-8.
Tracing on Return from Fault ............................................................................. 9-15
Table 9-9.
Tracing on Return from Interrupt ....................................................................... 9-16
Table 10-1.
Timer Performance Ranges............................................................................... 10-2
Table 10-2.
Timer Registers ................................................................................................. 10-2
Table 10-3.
Timer Input Clock (TCLOCK) Frequency Selection ........................................... 10-6
Table 10-4.
Timer Mode Register Control Bit Summary ....................................................... 10-8
Table 10-5.
Timer Responses to Register Bit Settings ......................................................... 10-9
Table 10-6.
Timer Powerup Mode Settings ........................................................................ 10-11
Table 10-7.
Uncommon TMRx Control Bit Settings ............................................................ 10-12
Table 11-1.
Interrupt Control Registers Memory-Mapped Addresses................................. 11-21
Table 11-2.
Location of Cached Vectors in Internal RAM ................................................... 11-36
Table 11-3.
Base Interrupt Latency..................................................................................... 11-37
Table 11-4.
Worst-Case Interrupt Latency Controlled by divo to Destination r15 ............... 11-38
Table 11-5.
Worst-Case Interrupt Latency Controlled by divo to Destination r3 ................. 11-39
Table 11-6.
Worst-Case Interrupt Latency Controlled by calls............................................ 11-39
Table 11-7.
Worst-Case Interrupt Latency When Delivering a Software Interrupt .............. 11-40
Table 11-8.
Worst-Case Interrupt Latency Controlled by flushreg of One Stack Frame..... 11-41
Table 12-1.
Reset States ...................................................................................................... 12-5
Table 12-2.
Register Values After Reset .............................................................................. 12-5
Table 12-3.
Fail Codes For BIST (bit 7 = 1) .......................................................................... 12-9
Table 12-4.
Remaining Fail Codes (bit 7 = 0) ....................................................................... 12-9
Table 12-5.
Initialization Boot Record ................................................................................. 12-13
Table 12-6.
PRCB Configuration ........................................................................................ 12-16
Table 12-7.
Input Pins ......................................................................................................... 12-37
Table 13-1.
PMCON Address Mapping ................................................................................ 13-4
Table 13-2.
DLMCON Values at Reset ............................................................................... 13-13
Table 14-1.
Summary of i960 Jx Processor Bus Signals ...................................................... 14-5
Table 14-2.
8-Bit Bus Width Byte Enable Encodings ............................................................ 14-8
Table 14-3.
16-Bit Bus Width Byte Enable Encodings .......................................................... 14-8
Table 14-4.
32-Bit Bus Width Byte Enable Encodings .......................................................... 14-8
Table 14-5.
Natural Boundaries for Load and Store Accesses ........................................... 14-23
Table 14-6.
Summary of Byte Load and Store Accesses ................................................... 14-23
Summary of Contents for i960 Jx
Page 1: ...Release Date December 1997 Order Number 272483 002 i960 Jx Microprocessor Developer s Manual ...
Page 24: ......
Page 25: ...1 INTRODUCTION ...
Page 26: ......
Page 35: ...2 DATA TYPES AND MEMORY ADDRESSING MODES ...
Page 36: ......
Page 46: ......
Page 47: ...3 PROGRAMMING ENVIRONMENT ...
Page 48: ......
Page 73: ...4 CACHE AND ON CHIP DATA RAM ...
Page 74: ......
Page 85: ...5 INSTRUCTION SET OVERVIEW ...
Page 86: ......
Page 111: ...6 INSTRUCTION SET REFERENCE ...
Page 112: ......
Page 233: ...7 PROCEDURE CALLS ...
Page 234: ......
Page 256: ......
Page 257: ...8 FAULTS ...
Page 258: ......
Page 291: ...9 TRACING AND DEBUGGING ...
Page 292: ......
Page 309: ...10 TIMERS ...
Page 310: ......
Page 324: ......
Page 325: ...11 INTERRUPTS ...
Page 326: ......
Page 369: ...12 INITIALIZATION AND SYSTEM REQUIREMENTS ...
Page 370: ......
Page 412: ......
Page 413: ...13 MEMORY CONFIGURATION ...
Page 414: ......
Page 429: ...14 EXTERNAL BUS ...
Page 430: ......
Page 468: ......
Page 469: ...15 TEST FEATURES ...
Page 470: ......
Page 493: ...A CONSIDERATIONS FOR WRITING PORTABLE CODE ...
Page 494: ......
Page 502: ......
Page 503: ...B OPCODES AND EXECUTION TIMES ...
Page 504: ......
Page 515: ...C MACHINE LEVEL INSTRUCTION FORMATS ...
Page 516: ......
Page 523: ...D REGISTER AND DATA STRUCTURES ...
Page 524: ......
Page 550: ......
Page 551: ...GLOSSARY ...
Page 552: ......
Page 561: ...INDEX ...
Page 562: ......
Page 578: ......