7–10
Chapter 7: Register Descriptions
Altera-Defined Vendor Specific Extended Capability (VSEC)
Stratix V Hard IP for PCI Express
June 2012
Altera Corporation
Table 7–20
defines the
Uncorrectable Internal Error Mask
register. This register
controls which errors are forwarded as internal uncorrectable errors. With the
exception of the configuration error detected in CvP mode, all of the errors are severe
and may place the device or PCIe link in an inconsistent state. The configuration error
detected in CvP mode may be correctable depending on the design of the
programming software.
Table 7–21
defines the
Correctable Internal Error Status
register. This register
reports the status of the internally checked errors that are correctable. When these
specific errors are enabled by the
Correctable Internal Error Mask
register, they
are forwarded as Correctable Internal Errors as defined in the
. This register is for debug only. It should only be used to observe
behavior, not to drive logic custom logic.
Table 7–20. Uncorrectable Internal Error Mask Register
Bits
Register Description
Reset Value
Access
[31:12]
Reserved.
1b’0
RO
[11]
Mask for RX buffer posted and completion overflow error.
1b’1
RWS
[10]
Reserved
1b’0
RO
[9]
Mask for parity error detected on Configuration Space to TX bus interface.
1b’1
RWS
[8]
Mask for parity error detected on the TX to Configuration Space bus interface.
1b’1
RWS
[7]
Mask for parity error detected at TX Transaction Layer error.
1b’1
RWS
[6]
Reserved
1b’0
RO
[5]
Mask for configuration errors detected in CvP mode.
1b’0
RWS
[4]
Mask for data parity errors detected during TX Data Link LCRC generation.
1b’1
RWS
[3]
Mask for data parity errors detected on the RX to Configuration Space Bus
interface.
1b’1
RWS
[2]
Mask for data parity error detected at the input to the RX Buffer.
1b’1
RWS
[1]
Mask for the retry buffer uncorrectable ECC error.
1b’1
RWS
[0]
Mask for the RX buffer uncorrectable ECC error.
1b’1
RWS
Table 7–21.
Correctable Internal Error Status Register
Bits
Register Description
Reset Value
Access
[31:6]
Reserved.
0
RO
[5]
When set, indicates a configuration error has been detected in CvP mode which
is reported as correctable. This bit is set whenever a
CVP_CONFIG_ERROR
occurs while in
CVP_MODE
.
0
RW1CS
[4:2]
Reserved.
0
RO
[1]
When set, the retry buffer correctable ECC error status indicates an error.
0
RW1CS
[0]
When set, the RX buffer correctable ECC error status indicates an error.
0
RW1CS