ADSP-2126x SHARC Processor Hardware Reference
9-57
Serial Ports
• 1 = SPORT is configured to transmit on both channels A and B. In
this configuration, the
TXSPxA
and
TXSPxB
buffers are activated,
while the Transmit Shift registers are controlled by
SPORTx_CLK
and
SPORTx_FS
. The
RXSPxA
and
RXSPxB
buffers are inactive.
This bit applies to I
2
S, Left-justified Sample Pair, and DSP Standard
Serial modes.
Reading from or writing to inactive buffers cause the core to hang
indefinitely until the SPORT is cleared.
Data Buffer Error Status
(sticky, read-only)
.
SPCTLx
bit 29 and 26 (
ROVF
,
TUVF
). These bits indicate whether the serial transmit operation has under-
flowed (if set, = 1 and
SPTRAN
= 1) or a receive operation has overflowed (if
set, = 1 and
SPTRAN
= 0) in the
TXSPxA/RXSPxA
and
TXSPxB/RXSPxB
data
buffers.
This description applies to I
2
S, Left-justified Sample Pair, and DSP Stan-
dard Serial modes. In multichannel modes, corresponding bits (
TUVF
,
ROVF
) are used for this function.
When the SPORT is configured as a transmitter, this bit provides transmit
underflow status. As a transmitter, if
FSR
= 1, this bit indicates whether
the
SPORTx_FS
signal (from an internal or external source) occurred while
the
DXS
buffer was empty. If
FSR
= 0,
ROVF
or
TUVF
is set whenever the
SPORT is required to transmit and the transmit buffer is empty. The
SPORTs transmit data whenever they detect a
SPORTx_FS
signal.
• 0 = No
SPORTx_FS
signal occurred while
TXSPxA/B
buffer is empty.
• 1 =
SPORTx_FS
signal occurred while
TXSPxA/B
buffer is empty.
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...