ADSP-2126x SHARC Processor Hardware Reference
A-75
Registers Reference
Figure A-23. SPCTLx Transmit Control Bits – Multichannel Mode
31 30
29 28 27 26
24
23 22
21 20
19
18 17 16
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
TXS_A
Data Buffer Channel A Status
11=Full 10=Partially Full 00=Empty
LTDV
Active Low MC Transmit
Data valid
1=Active low FS
0=Active High FS
TUVF_A
Channel A Underflow Status (sticky)
SDEN_A
SPORT Transmit DMA
Channel A Enable
1=Enable
0=Disable
TXS_B
Data Buffer Channel B Status
11=Full 10=Partially Full 00=Empty
TUVF_B
BHD
Buffer Hang Disable
1=Ignore Core Hang
0=Core Stall when TXn Full or RXn Empty
SCHEN_A
SPORT Transmit DMA
Channel A Chaining
Enable
1=Enable
0=Disable
SDEN_B
SPORT Transmit DMA
Channel B Enable
1=Enable
0=Disable
SCHEN_B
SPORT Transmit DMA Channel B
Chaining Enable
1=Enable
0=Disable
Reserved
Channel B Underflow Status (sticky)
Reserved
Reserved
25
SPCTL0 (0xc00)
SPCTL2 (0x400)
SPCTL4 (0x800)
15 14
13 12 11 10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Reserved
Reserved
CKRE
DTYPE
Data Type
00=Right Justify, Fill MSB
with 0’s
01=Right Justify, Sign
extend MSB
10=Compand µ-law
11=Compand A-law
LSBF
Serial Word Bit Order
1=LSB First
0=MSB First
SLEN
Serial Word Length-1
PACK
16/32 Packing
1=Packing
0=No Packing
Active Clock Edge for Data and Frame
Sync Driving
1=Rising Edge
0=Falling Edge
OPMODE
SPORT Operation Mode
1=I2S or Left-justified Sample pair Mode
0=DSP Serial Mode/Multichannel Mode
Reserved
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...