ADSP-2126x SHARC Processor Hardware Reference
11-11
Input Data Port
Clocking Edge Selection
Notice that in all four packing modes described, data is read on a clock
edge, but the specific edge used (rising or falling) is not indicated. Clock
edge selection is configurable using the
IDP_PDAP_CLKEDGE
bit (bit 29 of
the
IDP_PDAP_CTL
register). Setting this bit (= 1) causes the data to be
latched on the falling edge. Clearing this bit (= 0) causes data to be latched
on the rising edge (default).
Hold Input
A synchronous clock enable can be passed from any DAI pin to the PDAP
packing unit. This signal is called
PDAP_HOLD
.
The
PDAP_HOLD
signal is actually the same physical internal signal as
the frame sync for IDP channel 0. Its functionality is determined
by the PDAP Enable bit (
IDP_PDAP_EN
).
When the
PDAP_HOLD
signal is
HIGH
, all latching clock edges are ignored
and no new data is read from the input pins. The packing unit operates as
normal, but it pauses and waits for the
PDAP_HOLD
signal to be deasserted
and waits for the correct number of distinct input samples before passing
the packed data to the FIFO.
shows the affect of the hold input (B) for four 8-bit words in
shows the affect of the hold input (B)
for two 16-bit words in Packing Mode 10.
Summary of Contents for ADSP-21261 SHARC
Page 30: ...Contents xxx ADSP 2126x SHARC Processor Hardware Reference ...
Page 40: ...Register Diagram Conventions xl ADSP 2126x SHARC Processor Hardware Reference ...
Page 58: ...Differences From Previous SHARCs 1 18 ADSP 2126x SHARC Processor Hardware Reference ...
Page 112: ...Secondary Processing Element PEy 2 54 ADSP 2126x SHARC Processor Hardware Reference ...
Page 178: ...Summary 3 66 ADSP 2126x SHARC Processor Hardware Reference ...
Page 204: ...DAG Instruction Summary 4 26 ADSP 2126x SHARC Processor Hardware Reference ...
Page 322: ...Setting Up DMA 7 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 436: ...SPORT Programming Examples 9 86 ADSP 2126x SHARC Processor Hardware Reference ...
Page 521: ...ADSP 2126x SHARC Processor Hardware Reference 11 31 Input Data Port rts IDP_ISR end ...
Page 522: ...Input Data Port Programming Example 11 32 ADSP 2126x SHARC Processor Hardware Reference ...
Page 590: ...Timer Programming Examples 14 20 ADSP 2126x SHARC Processor Hardware Reference ...
Page 796: ...I O Processor Registers A 174 ADSP 2126x SHARC Processor Hardware Reference ...
Page 800: ...B 4 ADSP 2126x SHARC Processor Core Manual ...
Page 846: ...Index I 36 ADSP 2126x SHARC Processor Hardware Reference ...